Resource Utilization for DisplayPort RX Subsystem v2.1

Vivado Design Suite Release 2020.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Kintex-7

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
MODE
BITS_PER_COLOR
NUM_STREAMS
LANE_COUNT
AUDIO_ENABLE
AUDIO_CHANNELS
AUX_IO_LOC
AUX_IO_TYPE
HDCP_ENABLE
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325t ffg900 -3 dp_rx_ss_default m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 8654 9330 0 4 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_1lane_10bpc_test_YONLY 12 1 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 5009 5494 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_1lane_test_10bpc 10 1 1 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 4962 5438 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_1lane_test_12bpc 12 1 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 5009 5494 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_1lane_test_16bpc 16 1 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 5095 5595 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_1lane_test_8bpc 8 1 1 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 4899 5380 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_10bpc_test_YONLY 10 2 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 6281 6862 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_av_10bpc_test 10 4 1 2 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10787 11393 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_av_12bpc_test 12 4 1 2 1 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 11038 11617 0 5 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_av_16bpc_test 16 4 1 2 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 11371 12021 0 6 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_av_8bpc_test 8 4 1 2 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10519 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_test_10bpc 10 2 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 6281 6862 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_test_12bpc 12 2 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 6373 6974 0 3 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_test_16bpc 16 2 1 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 6565 7176 0 4 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_2lane_test_8bpc 8 2 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 6144 6746 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_10bpc_test_YONLY 10 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 8929 9562 0 4 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_12bpc_test_YONLY 12 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 9153 9786 0 5 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_16bpc_test_YONLY 16 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 9518 10190 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_8bpc_test_YONLY 8 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 8654 9330 0 4 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_10bpc_test 10 4 1 2 1 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10788 11393 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_12bpc_test 12 4 1 2 1 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 11038 11617 0 5 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_16bpc_test 16 4 1 2 1 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 11378 12021 0 6 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_3ch_test 4 1 3 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10519 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_4_ch_test 4 1 4 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10519 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_5_ch_test 4 1 5 1 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10525 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_6_ch_test 4 1 6 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10519 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_7_ch_test 4 1 7 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10519 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_8_ch_test 4 1 8 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10519 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_av_8bpc_test 8 4 1 2 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 10519 11161 0 4 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_test_10bpc 10 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 8929 9562 0 4 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_test_12bpc 12 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 9153 9786 0 5 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_test_8bpc 8 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 8654 9330 0 4 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_default_4lane_test_YCRCB 16 4 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 9518 10190 0 6 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_2str_10bpc_l4_test 1 10 2 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 16146 16586 0 8 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_2str_12bpc_l4_test 1 12 2 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 16523 17033 0 10 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_2str_16bpc_l4_test 1 16 2 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 17397 17842 0 12 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_2str_8bpc_l1_test 1 8 2 1 1 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 14280 15327 0 8 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_2str_8bpc_l2_test 1 8 2 2 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 14824 15597 0 8 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_2str_8bpc_l4_test 1 8 2 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 15598 16122 0 8 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_3str_10bpc_l4_test 1 10 3 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 21265 21941 0 12 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_3str_12bpc_l4_test 1 12 3 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 21867 22614 0 15 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_3str_16bpc_l4_test 1 16 3 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 23077 23825 0 18 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_3str_8bpc_l4_test 1 8 3 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 20477 21244 0 12 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_4str_10bpc_l4_test 1 10 4 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 m_axis_aclk_stream4=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 26426 27312 0 16 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_4str_12bpc_l4_test 1 12 4 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 m_axis_aclk_stream4=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 27427 28208 0 20 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_4str_16bpc_l4_test 1 16 4 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 m_axis_aclk_stream4=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 28667 29824 0 24 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_mst_4str_8bpc_l4_test 1 8 4 4 m_axis_aclk_stream1=149 m_axis_aclk_stream2=149 m_axis_aclk_stream3=149 m_axis_aclk_stream4=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 25369 26384 0 16 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_ss_sst_hdcp_2lane 0 16 2 1 8 1 1 hdcp_ext_clk=135 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 17837 14624 0 6 1 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 dp_rx_sst_max_test 16 4 1 8 1 hdcp_ext_clk=135 m_aud_axis_aclk=25 m_axis_aclk_stream1=149 rx_lnk_clk=270 rx_vid_clk=149 s_axi_aclk=100 21012 18447 0 8 1 PRODUCTION 1.12 2017-02-17

COPYRIGHT

Copyright 2020 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.