Performance and Resource Utilization for IOModule v3.1

Vivado Design Suite Release 2021.1

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Artix-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_USE_IO_BUS
C_USE_UART_RX
C_USE_UART_TX
C_USE_FIT1
C_FIT1_No_CLOCKS
C_USE_PIT1
C_PIT1_SIZE
C_USE_GPO1
C_GPO1_SIZE
C_USE_GPI1
C_GPI1_SIZE
C_INTC_HAS_FAST
C_INTC_USE_EXT_INTR
C_INTC_INTR_SIZE
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7a200t fbg676 -3 Configuration 1 0 1 1 0 0 0 0 0 0 Clk=100 N/A NOT FOUND 41 76 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 -3 Configuration 2 0 1 1 0 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 64 116 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 -3 Configuration 3 0 1 1 0 0 0 0 1 1 5 Clk=100 N/A NOT FOUND 99 179 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 -3 Configuration 4 0 1 1 1 65000 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 73 125 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 -3 Configuration 5 0 1 1 1 65000 1 32 0 0 0 1 5 Clk=100 N/A NOT FOUND 117 246 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 -3 Configuration 6 0 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 136 310 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 -3 Configuration 7 1 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 140 416 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 -3 Default 1 none Clk 469 24 40 0 0 0 PRODUCTION 1.23 2018-06-13

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_USE_IO_BUS
C_USE_UART_RX
C_USE_UART_TX
C_USE_FIT1
C_FIT1_No_CLOCKS
C_USE_PIT1
C_PIT1_SIZE
C_USE_GPO1
C_GPO1_SIZE
C_USE_GPI1
C_GPI1_SIZE
C_INTC_HAS_FAST
C_INTC_USE_EXT_INTR
C_INTC_INTR_SIZE
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325t ffg900 -3 Configuration 1 0 1 1 0 0 0 0 0 0 Clk=100 N/A NOT FOUND 41 76 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 Configuration 2 0 1 1 0 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 64 116 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 Configuration 3 0 1 1 0 0 0 0 1 1 5 Clk=100 N/A NOT FOUND 99 179 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 Configuration 4 0 1 1 1 65000 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 73 125 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 Configuration 5 0 1 1 1 65000 1 32 0 0 0 1 5 Clk=100 N/A NOT FOUND 117 246 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 Configuration 6 0 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 136 310 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 Configuration 7 1 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 140 416 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 -3 Default 1 none Clk 700 23 40 0 0 0 PRODUCTION 1.12 2017-02-17

Kintex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_USE_IO_BUS
C_USE_UART_RX
C_USE_UART_TX
C_USE_FIT1
C_FIT1_No_CLOCKS
C_USE_PIT1
C_PIT1_SIZE
C_USE_GPO1
C_GPO1_SIZE
C_USE_GPI1
C_GPI1_SIZE
C_INTC_HAS_FAST
C_INTC_USE_EXT_INTR
C_INTC_INTR_SIZE
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku040 ffva1156 -3 Configuration 1 0 1 1 0 0 0 0 0 0 Clk=100 N/A NOT FOUND 40 76 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 -3 Configuration 2 0 1 1 0 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 60 116 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 -3 Configuration 3 0 1 1 0 0 0 0 1 1 5 Clk=100 N/A NOT FOUND 96 179 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 -3 Configuration 4 0 1 1 1 65000 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 69 125 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 -3 Configuration 5 0 1 1 1 65000 1 32 0 0 0 1 5 Clk=100 N/A NOT FOUND 116 246 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 -3 Configuration 6 0 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 130 310 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 -3 Configuration 7 1 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 136 416 0 0 0 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 -3 Default 1 none Clk 889 25 40 0 0 0 PRODUCTION 1.25 12-04-2018

Versal ACAP

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_USE_IO_BUS
C_USE_UART_RX
C_USE_UART_TX
C_USE_FIT1
C_FIT1_No_CLOCKS
C_USE_PIT1
C_PIT1_SIZE
C_USE_GPO1
C_GPO1_SIZE
C_USE_GPI1
C_GPI1_SIZE
C_INTC_HAS_FAST
C_INTC_USE_EXT_INTR
C_INTC_INTR_SIZE
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 vsva2197 3HP Configuration 1 0 1 1 0 0 0 0 0 0 Clk=100 N/A NOT FOUND 42 76 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28
xcvc1902 vsva2197 3HP Configuration 2 0 1 1 0 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 66 116 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28
xcvc1902 vsva2197 3HP Configuration 3 0 1 1 0 0 0 0 1 1 5 Clk=100 N/A NOT FOUND 99 179 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28
xcvc1902 vsva2197 3HP Configuration 4 0 1 1 1 65000 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 74 125 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28
xcvc1902 vsva2197 3HP Configuration 5 0 1 1 1 65000 1 32 0 0 0 1 5 Clk=100 N/A NOT FOUND 117 246 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28
xcvc1902 vsva2197 3HP Configuration 6 0 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 137 310 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28
xcvc1902 vsva2197 3HP Configuration 7 1 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 140 416 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28
xcvc1902 vsva2197 3HP Default 1 none Clk 872 27 43 0 0 0 ENGINEERING-SAMPLE 2.01 2021-05-28

Virtex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_USE_IO_BUS
C_USE_UART_RX
C_USE_UART_TX
C_USE_FIT1
C_FIT1_No_CLOCKS
C_USE_PIT1
C_PIT1_SIZE
C_USE_GPO1
C_GPO1_SIZE
C_USE_GPI1
C_GPI1_SIZE
C_INTC_HAS_FAST
C_INTC_USE_EXT_INTR
C_INTC_INTR_SIZE
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7vx485t ffg1761 -3 Configuration 1 0 1 1 0 0 0 0 0 0 Clk=100 N/A NOT FOUND 41 76 0 0 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1761 -3 Configuration 2 0 1 1 0 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 63 116 0 0 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1761 -3 Configuration 3 0 1 1 0 0 0 0 1 1 5 Clk=100 N/A NOT FOUND 98 179 0 0 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1761 -3 Configuration 4 0 1 1 1 65000 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 73 125 0 0 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1761 -3 Configuration 5 0 1 1 1 65000 1 32 0 0 0 1 5 Clk=100 N/A NOT FOUND 117 246 0 0 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1761 -3 Configuration 6 0 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 136 310 0 0 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1761 -3 Configuration 7 1 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 140 416 0 0 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1761 -3 Default 1 none Clk 689 23 45 0 0 0 PRODUCTION 1.12 2014-09-11

Virtex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
C_USE_IO_BUS
C_USE_UART_RX
C_USE_UART_TX
C_USE_FIT1
C_FIT1_No_CLOCKS
C_USE_PIT1
C_PIT1_SIZE
C_USE_GPO1
C_GPO1_SIZE
C_USE_GPI1
C_GPI1_SIZE
C_INTC_HAS_FAST
C_INTC_USE_EXT_INTR
C_INTC_INTR_SIZE
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu065 ffvc1517 -3 Configuration 1 0 1 1 0 0 0 0 0 0 Clk=100 N/A NOT FOUND 41 76 0 0 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 -3 Configuration 2 0 1 1 0 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 62 116 0 0 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 -3 Configuration 3 0 1 1 0 0 0 0 1 1 5 Clk=100 N/A NOT FOUND 95 179 0 0 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 -3 Configuration 4 0 1 1 1 65000 0 0 0 0 1 5 Clk=100 N/A NOT FOUND 69 125 0 0 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 -3 Configuration 5 0 1 1 1 65000 1 32 0 0 0 1 5 Clk=100 N/A NOT FOUND 114 246 0 0 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 -3 Configuration 6 0 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 126 310 0 0 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 -3 Configuration 7 1 1 1 1 65000 1 32 1 32 1 32 0 1 5 Clk=100 N/A NOT FOUND 138 416 0 0 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 -3 Default 1 none Clk 889 24 40 0 0 0 PRODUCTION 1.27 12-04-2018

COPYRIGHT

Copyright 2021 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.