Resource Utilization for SMPTE UHD-SDI RX SUBSYSTEM v2.0

Vivado Design Suite Release 2021.1

Interpreting the results

This page contains resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Zynq UltraScale+

Part Information Configuration Parameters Resource Utilization
Device Package Speed Grade Configuration Name
C_VIDEO_INTF
C_LINE_RATE
C_INCLUDE_AXILITE
C_INCLUDE_EDH
Fixed clocks (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 -2 test_wVOA_wEDH_wLite_12G_8DS AXI4_Stream 12G_SDI_8DS true true s_axi_aclk=100 sdi_rx_clk=297 video_out_clk=300 4274 10547 0 16 2 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_wLite_3G AXI4_Stream 3G_SDI true true s_axi_aclk=100 sdi_rx_clk=149 video_out_clk=150 2333 6912 0 6 1 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_wLite_6G AXI4_Stream 6G_SDI true true s_axi_aclk=100 sdi_rx_clk=149 video_out_clk=150 4279 10547 0 16 2 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_woLite_nSDI_12G_8DS Native_SDI 12G_SDI_8DS false true sdi_rx_clk=297 2182 3456 0 0 0 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_woLite_nSDI_3G Native_SDI 3G_SDI false true sdi_rx_clk=149 1144 1629 0 0 0 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_woLite_nSDI_6G Native_SDI 6G_SDI false true sdi_rx_clk=149 2177 3449 0 0 0 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_woLite_nVideo_12G_8DS Native_Video 12G_SDI_8DS false true sdi_rx_clk=297 2903 4412 0 14 2 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_woLite_nVideo_3G Native_Video 3G_SDI false true sdi_rx_clk=149 1492 2146 0 4 1 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_wEDH_woLite_nVideo_6G Native_Video 6G_SDI false true sdi_rx_clk=149 2894 4406 0 14 2 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_wLite_12G_8DS AXI4_Stream 12G_SDI_8DS true false s_axi_aclk=100 sdi_rx_clk=297 video_out_clk=300 3884 10017 0 16 2 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_wLite_3G AXI4_Stream 3G_SDI true false s_axi_aclk=100 sdi_rx_clk=149 video_out_clk=150 2012 6382 0 6 1 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_wLite_6G AXI4_Stream 6G_SDI true false s_axi_aclk=100 sdi_rx_clk=149 video_out_clk=150 3886 10017 0 16 2 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_woLite_nSDI_12G_8DS Native_SDI 12G_SDI_8DS false false sdi_rx_clk=297 1783 3015 0 0 0 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_woLite_nSDI_3G Native_SDI 3G_SDI false false sdi_rx_clk=149 810 1194 0 0 0 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_woLite_nSDI_6G Native_SDI 6G_SDI false false sdi_rx_clk=149 1781 3015 0 0 0 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_woLite_nVideo_12G_8DS Native_Video 12G_SDI_8DS false false sdi_rx_clk=297 2511 3978 0 14 2 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_woLite_nVideo_3G Native_Video 3G_SDI false false sdi_rx_clk=149 1157 1711 0 4 1 PRODUCTION 1.29 08-03-2020
xczu9eg ffvb1156 -2 test_wVOA_woEDH_woLite_nVideo_6G Native_Video 6G_SDI false false sdi_rx_clk=149 2502 3972 0 14 2 PRODUCTION 1.29 08-03-2020

COPYRIGHT

Copyright 2021 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.