

## SP601 Printed-Circuit Board Known Issues

XTP054 (v1.0) September 15, 2009

This document describes known issues for the Spartan®-6 FPGA SP601 printed-circuit board (PCB), Rev. C.

- There are no known issues on the SP601 PCB.
- Known issues related to Xilinx tools and IP as well as user assistance for the <u>SP601 Evaluation Kit</u> is provided in the SP601 Evaluation Kit Release Notes.
- The SP601 Rev. C boards are assembled with XC6SLX16-2CSG324CES devices. Therefore, the SP601 boards are
  affected by the silicon errata associated with Spartan-6 FPGA LX16 CES devices. Please consult <u>EN113, Spartan-6</u>
  FPGA LX16 CES Errata document for more details.
- The SP601 boards were modified to comply with the <u>Spartan-6 FPGA LX16 CES Errata</u> related to V<sub>CCINT</sub> as noted in the "Operating Conditions Required when Using I/O Delay Variable Mode" section. As per the errata, the V<sub>CCINT</sub> regulator was adjusted to output 1.25V instead of a nominal 1.2V. This was achieved by changing R58 from 10K ohms to 9.09K ohms on all SP601 Rev. C boards assembled with CES Spartan-6 FPGAs.

## **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                |
|----------|---------|-------------------------|
| 09/15/09 | 1.0     | Initial Xilinx release. |

© 2009 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.