



DS797 March 1, 2011

**Product Specification** 

## Introduction

The LogiCORE<sup>™</sup> IP Aurora 8B/10B core supports the AMBA® protocol AXI4-Stream user interface. The core implements the Aurora 8B/10B protocol using the high-speed serial transceivers on the Virtex®-6 LXT, SXT, CXT, HXT, and lower power family and the Spartan®-6 LXT family.

The Aurora 8B/10B core is a scalable, lightweight, linklayer protocol for high-speed serial communication. The protocol is open and can be implemented using Xilinx® FPGA technology. The protocol is typically used in applications requiring simple, low-cost, highrate, data channels.

The CORE Generator<sup>™</sup> software produces source code for Aurora 8B/10B cores with variable datapath width. The cores can be simplex or full-duplex, and feature one of two simple user interfaces and optional flow control.

## Features

- General-purpose data channels with throughput range from 480 Mbps to 84.48 Gbps
- Supports up to any 16 of 36 Virtex-6 FPGA GTX transceivers or 4 of 8 Spartan-6 FPGA GTP transceivers
- Aurora 8B/10B protocol specification v2.2 . compliant
- Low resource cost (see Resource Utilization)
- Easy-to-use framing and flow control
- Automatically initializes and maintains the channel
- Full-duplex or simplex operation
- AXI4-Stream (framing) or streaming user interface

| LogiCORE IP Facts Table                      |                |                                                                         |                        |                |                              |  |  |  |
|----------------------------------------------|----------------|-------------------------------------------------------------------------|------------------------|----------------|------------------------------|--|--|--|
|                                              | Core Specifics |                                                                         |                        |                |                              |  |  |  |
| Supported<br>Device<br>Family <sup>(1)</sup> |                | Virtex-6 LXT/SXT/CXT/HXT <sup>(2)</sup><br>Spartan-6 LXT <sup>(3)</sup> |                        |                |                              |  |  |  |
| Supported User<br>Interfaces                 |                |                                                                         |                        |                | AXI4-Stream                  |  |  |  |
|                                              |                | Reso                                                                    | ources <sup>(4)</sup>  |                | Frequency                    |  |  |  |
| Configuration                                | LUTs           | FFs                                                                     | DSP<br>Slices          | Block<br>RAMs  | Max.<br>Freq. <sup>(5)</sup> |  |  |  |
| Config1                                      | 2076           | 2307                                                                    | 0                      | 0              | 330 MHz                      |  |  |  |
|                                              | Pro            | vided                                                                   | with Co                | re             |                              |  |  |  |
| Documentation                                |                |                                                                         |                        | Product        | Specification<br>User Guide  |  |  |  |
| Design Files                                 |                |                                                                         |                        | Verile         | og and VHDL                  |  |  |  |
| Example Design                               |                |                                                                         |                        | Verile         | og and VHDL                  |  |  |  |
| Test Bench                                   |                |                                                                         |                        | Verile         | og and VHDL                  |  |  |  |
| Constraints File                             |                |                                                                         |                        | Xilinx Co      | onstraints File              |  |  |  |
| Simulation<br>Model                          |                |                                                                         |                        |                | Not Provided                 |  |  |  |
|                                              | Test           | ted Des                                                                 | sign Too               | ols            |                              |  |  |  |
| Design Entry<br>Tools                        |                |                                                                         |                        | CORE G         | Generator tool               |  |  |  |
| Simulation                                   | ISim 1         | 13.1 and                                                                | Mentor C               | araphics M     | odelSim 6.6d                 |  |  |  |
| Synthesis Tools                              |                |                                                                         | XST 13.1               | and Plan       | Ahead™ 13.1                  |  |  |  |
|                                              |                | Sup                                                                     | port                   |                |                              |  |  |  |
|                                              | Prov           | ided by                                                                 | <sup>,</sup> Xilinx, I | nc.            |                              |  |  |  |
| 1. For a complet                             | e listing o    | f supporte                                                              | ed devices             | , see the rele | ease notes                   |  |  |  |

- for this core.
- For more information, see <u>DS150</u>, *Virtex-6 Family Overview*.
   For more information, see <u>DS160</u>, *Spartan-6 Family Overview*.
   For device performance numbers, see Table 2 through Table 9.
- 5. For more complete performance data, see Performance, page 10.

#### www.xilinx.com

<sup>©</sup> Copyright 2010–2011 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE and other designated brands included herein are trademarks of Xilinx in the United States and other countries. AMBA, AMBA Designer, ARM, and PrimeCell are trademarks of ARM in the EU and other countries. All other trademarks are the property of their respective owners.

## **Functional Overview**

The Aurora 8B/10B core is a lightweight, serial communications protocol for multi-gigabit links. It is used to transfer data between devices using one or many GTP/GTX transceivers. Connections can be *full-duplex* (data in both directions) or *simplex* (Figure 1).



Figure 1: Aurora 8B/10B Channel Overview

Aurora 8B/10B cores automatically initialize a channel when they are connected to an Aurora channel partner. After initialization, applications can pass data freely across the channel as *frames* or *streams* of data. Aurora *frames* can be any size, and can be interrupted at any time. Gaps between valid data bytes are automatically filled with *idles* to maintain lock and prevent excessive electromagnetic interference. *Flow control* is optional in Aurora, and can be used to reduce the rate of incoming data, or to send brief, high-priority messages through the channel.

*Streams* are implemented in the Aurora 8B/10B core as a single, unending frame. Whenever data is not being transmitted, idles are transmitted to keep the link alive. The Aurora 8B/10B core detects single-bit, and most multibit errors using 8B/10B coding rules. Excessive bit errors, disconnections, or equipment failures cause the core to reset and attempt to re-initialize a new channel.

## **Applications**

Aurora 8B/10B cores can be used in a wide variety of applications because of their low resource cost, scalable throughput, and flexible data interface. Examples of Aurora 8B/10B core applications include:

- **Chip-to-chip links**: Replacing parallel connections between chips with high-speed serial connections can significantly reduce the number of traces and layers required on a PCB. The core provides the logic needed to use GTP/GTX transceivers, with minimal FPGA resource cost.
- **Board-to-board and backplane links**: The Aurora 8B/10B core uses standard 8B/10B encoding, making it compatible with many existing hardware standards for cables and backplanes. Aurora 8B/10B cores can be scaled, both in line rate and channel width, to allow inexpensive legacy hardware to be used in new, high-performance systems.
- **Simplex connections (unidirectional)**: In some applications there is no need for a high-speed back channel. The Aurora protocol provides several ways to perform unidirectional channel initialization, making it possible to use the GTP/GTX transceivers when a back channel is not available, and to reduce costs due to unused full-duplex resources.
- **ASIC applications**: The Aurora protocol is not limited to FPGAs, and can be used to create scalable, highperformance links between programmable logic and high-performance ASICs. The simplicity of the Aurora protocol leads to low resource costs in ASICs as well as in FPGAs, and design resources like the Aurora bus functional model (ABFM 8B/10B) with compliance testing make it easy to get an Aurora channel up and running.

*Note:* Contact Xilinx Sales or Auroramkt@xilinx.com for information on licensing the Aurora 8B/10B core for ASIC applications.



# **Functional Blocks**

#### Figure 2: Aurora 8B/10B Core Block Diagram

Figure 2 shows a block diagram of the implementation of the Aurora 8B/10B core. The major functional modules of the Aurora 8B/10B core are:

• Lane logic: Each GTP/GTX transceiver is driven by an instance of the lane logic module, which initializes each individual GTP/GTX transceiver and handles the encoding and decoding of control characters and error detection.

- **Global logic**: The global logic module in each Aurora 8B/10B core performs the bonding and verification phases of channel initialization. While the channel is operating, the module generates the random idle characters required by the Aurora protocol and monitors all the lane logic modules for errors.
- **RX user interface**: The RX user interface moves data from the channel to the application. Streaming data is presented using a simple stream interface equipped with a data bus and a data valid signal. Frames are presented using a standard AXI4-Stream interface. This module also performs flow control functions.
- **TX user interface:** The TX user interface moves data from the application to the channel. A stream interface with a data valid and a ready signal is used for streaming data. A standard AXI4-Stream interface is used for data frames. The module also performs flow control TX functions. The module has an interface for controlling clock compensation (the periodic transmission of special characters to prevent errors due to small clock frequency differences between connected Aurora 8B/10B cores). This interface is normally driven by a standard clock compensation manager module provided with the Aurora 8B/10B core, but it can be turned off, or driven by custom logic to accommodate special needs.

## **Core Parameters**

The users can customize Aurora 8B/10B cores by setting the parameters for the core using the CORE Generator software. Table 1 describes the customizable parameters. For examples of the GUI, see the *LogiCORE IP Aurora* 8B/10B v6.2 User Guide.

| Parameter     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Values Supported                                                                                  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Aurora Lanes  | The number of GTP/GTX transceivers used in the channel.                                                                                                                                                                                                                                                                                                                                                                                                          | Virtex-6 devices<br>GTX: 1 to 16<br>Spartan-6 devices<br>GTP: 1, 2, and 4                         |
| Lane Width    | The Virtex-6 FPGA GTX transceivers and Spartan-6 FPGA GTP transceivers in the core are set to use 2-byte as well as 4-byte user data.                                                                                                                                                                                                                                                                                                                            | Virtex-6 devices<br>GTX: 2/4 bytes<br>Spartan-6 devices<br>GTP: 2/4 bytes                         |
| Dataflow Mode | The type of channel to be generated by the CORE Generator<br>software. Can be full-duplex, simplex in the TX direction, simplex<br>in the RX direction, or two separate simplex modules (one TX and<br>one RX) sharing the same GTP/GTX transceivers.                                                                                                                                                                                                            | Full-Duplex<br>Simplex-TX<br>Simplex-RX<br>RX/TX Simplex                                          |
| Back Channel  | <ul> <li>There are two types of Simplex Aurora 8B/10B cores:</li> <li>Sidebands: Simplex TX state transition is through Sideband signals from the Simplex partner</li> <li>Timer: Simplex TX state transition during initialization is achieved through a built-in Timer instead of sidebands</li> </ul>                                                                                                                                                         | Sidebands<br>Timer                                                                                |
| Flow Control  | <ul> <li>Enables optional Aurora flow control. There are two types:</li> <li>Native Flow Control (NFC): NFC allows full-duplex receivers to control the rate of incoming data. Completion mode NFC forces idles when frames are complete. Immediate mode NFC forces idles as soon as the flow control message arrives.</li> <li>User Flow Control (UFC): UFC allows applications to send each other brief high priority messages through the channel.</li> </ul> | None<br>NFC Immediate<br>NFC Completion<br>UFC<br>UFC and NFC Immediate<br>UFC and NFC Completion |

| Table 1: Core | Parameters |
|---------------|------------|
|---------------|------------|

| Table | 1: | Core | Parameters | (Cont'd) |
|-------|----|------|------------|----------|
|-------|----|------|------------|----------|

| Parameter                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Values Supported                                                                                                                                                                                                                                                                         |  |  |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Interface                                             | <ul> <li>The user can specify one of two types of interfaces:</li> <li>Framing: The framing user interface is AXI4-Stream compliant.<br/>After initialization, it allows framed data to be sent across the<br/>Aurora channel. Framing interface cores tend to be larger<br/>because of their comprehensive word alignment and control<br/>character stripping logic.</li> <li>Streaming: The streaming user interface allows users to start a<br/>single, infinite frame. After initialization, the user writes words to<br/>the frame using a simple register style interface with a data valid<br/>signal.</li> </ul> | Framing (AXI4-Stream)<br>Streaming                                                                                                                                                                                                                                                       |  |  |
| Line Rate                                             | The line rate dictates the speed at which the Transceiver works.<br>This parameter relates to performance of the Aurora 8B/10B core.<br>Choose the higher line rate for better performance. See the<br><i>LogiCORE IP Aurora 8B/10B v6.2 User Guide</i> for detailed<br>instructions.                                                                                                                                                                                                                                                                                                                                    | Virtex-6 LXT/SXT devices<br>GTX transceiver:<br>600 Mbps to 6.6 Gbps<br>Virtex-6 CXT devices<br>GTX transceiver:<br>675 Mbps to 3.75 Gbps<br>Lower-power Virtex-6 devices<br>GTX transceiver:<br>600 Mbps to 5.0 Gbps<br>Spartan-6 devices<br>GTP transceiver:<br>614 Mbps to 3.125 Gbps |  |  |
| GT REFCLK (MHz)                                       | The CORE Generator software generates set of frequencies in MHz based on the given line rate to set the Transceiver Reference clock frequency for the selected Virtex-6 and Spartan-6 FPGA transceiver(s). See the <i>LogiCORE IP Aurora 8B/10B v6.2 User Guide</i> for detailed instructions.                                                                                                                                                                                                                                                                                                                           | <ul> <li>A selection of reference clock<br/>frequency based on the selected line<br/>rate and available clock multipliers in<br/>the:</li> <li>Virtex-6 FPGA GTX transceivers</li> <li>Spartan-6 FPGA GTP<br/>transceivers</li> </ul>                                                    |  |  |
| GT REFCLK<br>Source 1<br>and<br>GT REFCLK<br>Source 2 | GTP/GTX transceivers can be fed a reference clock from a variety of dedicated and non-dedicated clock networks. See the <i>LogiCORE IP Aurora 8B/10B v6.2 User Guide</i> for instructions to select the best reference clock network for a given application.                                                                                                                                                                                                                                                                                                                                                            | Virtex-6 devices:<br>GTXQ clocks<br>Spartan-6 devices:<br>GTPD clocks                                                                                                                                                                                                                    |  |  |
| Lane Assignment                                       | The CORE Generator software provides a graphical interface that allows users to assign lanes to specific GTP/GTX transceivers. The <i>Virtex-6 FPGA GTX Transceivers User Guide</i> and <i>Spartan-6 FPGA GTP Transceivers User Guide</i> include guidelines for placing GTP/GTX transceivers for best timing results.                                                                                                                                                                                                                                                                                                   | Any combination of GTP/GTX<br>transceivers can be selected.<br>It is recommended to select the<br>transceivers consecutively to meet<br>timing closure.<br>See the <i>LogiCORE IP Aurora</i><br><i>8B/10B v6.2 User Guide</i> for more<br>information.                                   |  |  |

### **Core Interfaces**

The parameters used to generate each Aurora 8B/10B core determine the interfaces available (Figure 3) for that specific core. The Aurora 8B/10B cores have four to six interfaces:

- User Interface, page 7
- User Flow Control Interface, page 7
- Native Flow Control Interface, page 7
- Transceiver Interface, page 7
- Clock Interface, page 7
- Clock Compensation Interface, page 7



Figure 3: Top-Level Interface

DS797 March 1, 2011 Product Specification www.xilinx.com

### **User Interface**

This interface includes all the ports needed to read and write *streaming* or *framed* data to and from the Aurora 8B/10B core. AXI4-Stream ports are used if the Aurora 8B/10B core is generated with a framing interface; for streaming modules, the interface consists of a simple set of data ports and data valid ports. Full-duplex cores include ports for both transmit and receive; simplex cores use only the ports they require to send data in the direction they support. The width of the data ports in all interfaces depends on the number of GTP/GTX transceivers in the core, and on the width selected for these transceivers.

### **User Flow Control Interface**

If the core is generated with user flow control (UFC) enabled, a UFC interface is created. The TX side of the UFC interface consists of a request and an acknowledge port that are used to start a UFC message, and a 3-bit port to specify the length of the message. The user supplies the message data to the data port of the user interface; immediately after a UFC request is acknowledged, the user interface indicates it is no longer ready for normal data, thereby allowing UFC data to be written to the data port.

The RX side of the UFC interface consists of a set of AXI4-Stream ports that allows the UFC message to be read as a frame. Full-duplex modules include both TX and RX UFC ports; simplex modules retain only the interface they need to send data in the direction they support.

### **Native Flow Control Interface**

If the core is generated with native flow control (NFC) enabled, an NFC interface is created. This interface includes a request and an acknowledge port that are used to send NFC messages, and a 4-bit port to specify the number of idle cycles requested.

### **Transceiver Interface**

This interface includes the serial I/O ports of the GTP/GTX transceivers, and the control and status ports of the Aurora 8B/10B core. This interface is the user's access to control functions such as reset, loopback, channel bonding, clock correction, and powerdown. Status information about the state of the channel, and error information is also available here.

### **Clock Interface**

This interface is most critical for correct Aurora 8B/10B core operation. The clock interface has ports for the reference clocks that drive the GTP/GTX transceivers, and ports for the parallel clocks that the Aurora 8B/10B core shares with application logic.

### **Clock Compensation Interface**

This interface is included in modules that transmit data, and is used to manage clock compensation. Whenever the DO\_CC port is driven High, the core stops the flow of data and flow control messages, then sends clock compensation sequences. For modules with UFC and NFC, the WARN\_CC port prevents UFC messages and CC sequences from colliding. Each Aurora 8B/10B core is accompanied by a clock compensation management module that is used to drive the clock compensation interface in accordance with the *Aurora 8B/10B Protocol Specification*. When the same physical clock is used on both sides of the channel, WARN\_CC and DO\_CC should be tied Low. For more details about clock compensation, see the *LogiCORE IP Aurora 8B/10B v6.2 User Guide*.

### **Resource Utilization**

Table 2 through Table 9 show the number of look-up tables (LUTs) and flip-flops (FFs) used in selected Aurora modules. The Aurora 8B/10B core is also available in configurations not shown in the tables; the estimated resource usage for these other modules can be extrapolated from the tables. These tables do not include the additional resource usage for flow control. These tables do not include the additional resource usage for the example design modules such as FRAME\_GEN and FRAME\_CHECK.

| Virtox 6  | Virtox 6   XT/SXT/CYT/HYT Family |               |             | Streaming |         |       |  |  |
|-----------|----------------------------------|---------------|-------------|-----------|---------|-------|--|--|
| vii tex-o |                                  | Ганну         | Duplex      |           | Simplex |       |  |  |
| Lanes     | Lane Width                       | Resource Type | Full-Duplex | TX Only   | RX Only | RX/TX |  |  |
| 1         | 0                                | FFs           | 243         | 162       | 131     | 263   |  |  |
| I         | 2                                | LUTs          | 209         | 134       | 102     | 202   |  |  |
| 0         |                                  | FFs           | 405         | 218       | 262     | 466   |  |  |
| 2         | 2                                | LUTs          | 345         | 181       | 196     | 377   |  |  |
| 4         | 2                                | FFs           | 678         | 319       | 438     | 743   |  |  |
| 4         | 2                                | LUTs          | 579         | 284       | 320     | 585   |  |  |
| 0         | 0                                | FFs           | 1219        | 516       | 789     | 1292  |  |  |
| 0         | 8 2                              | LUTs          | 1112        | 505       | 573     | 1042  |  |  |
| 16        | 2                                | FFs           | 2307        | 916       | 1493    | 2396  |  |  |
| 10        | 2                                | LUTs          | 2070        | 820       | 1073    | 1874  |  |  |

Table 2: Virtex-6 LXT/SXT/CXT/HXT Family Resource Usage for Streaming for 2-byte Lane Width

| Table | 3: | Virtex-6 LXT/SXT/CXT/HXT | Family | Resource | Usage for | r Framing | for 2-byte | Lane Width |
|-------|----|--------------------------|--------|----------|-----------|-----------|------------|------------|
|-------|----|--------------------------|--------|----------|-----------|-----------|------------|------------|

| Virtov 6  | Virtox_6 LYT/SYT/CYT/HYT Family |               | Framing     |         |         |       |  |
|-----------|---------------------------------|---------------|-------------|---------|---------|-------|--|
| vii lex-o |                                 | railily       | Duplex      |         | Simplex |       |  |
| Lanes     | Lane Width                      | Resource Type | Full-Duplex | TX Only | RX Only | RX/TX |  |
| 1         | 0                               | FFs           | 265         | 170     | 145     | 285   |  |
| I         | 2                               | LUTs          | 225         | 140     | 111     | 224   |  |
| 0         | 0                               | FFs           | 457         | 227     | 305     | 518   |  |
| 2         | 2                               | LUTs          | 375         | 191     | 227     | 410   |  |
| 4         | 0                               | FFs           | 765         | 333     | 481     | 800   |  |
| 4         | 2                               | LUTs          | 641         | 269     | 335     | 582   |  |
| 0         | 0                               | FFs           | 1373        | 538     | 890     | 1416  |  |
| 0         | 8 2                             | LUTs          | 1124        | 459     | 628     | 1010  |  |
| 16        | 0                               | FFs           | 2627        | 954     | 1744    | 2686  |  |
| 10        | 2                               | LUTs          | 2200        | 750     | 1240    | 1944  |  |

| Virtox 6 |            | Streaming     |             |         |         |       |
|----------|------------|---------------|-------------|---------|---------|-------|
| virtex-c |            | Ганну         | Duplex      | Simplex |         |       |
| Lanes    | Lane Width | Resource Type | Full-Duplex | TX Only | RX Only | RX/TX |
| 1        | 4          | FFs           | 321         | 176     | 173     | 335   |
| I        | 4          | LUTs          | 271         | 148     | 123     | 262   |
| 0        |            | FFs           | 579         | 258     | 356     | 600   |
| 2        | 4          | LUTs          | 508         | 230     | 256     | 475   |
| 4        | 4          | FFs           | 1034        | 407     | 656     | 1049  |
| 4        | 4          | LUTs          | 927         | 376     | 469     | 839   |
| 0        | 1          | FFs           | 1945        | 706     | 1255    | 1948  |
| 0        | 4          | LUTs          | 1659        | 626     | 892     | 1486  |
| 16       | 1          | FFs           | 3768        | 1305    | 2455    | 3747  |
| 10       | 4          | LUTs          | 3273        | 1153    | 1759    | 2953  |

#### Table 4: Virtex-6 LXT/SXT/CXT/HXT Family Resource Usage for Streaming for 4-byte Lane Width

#### Table 5: Virtex-6 LXT/SXT/CXT/HXT Family Resource Usage for Framing for 4-byte Lane Width

| Virtox   | Virtex-6   XT/SXT/CXT/HXT Family |               | Framing     |         |         |       |  |
|----------|----------------------------------|---------------|-------------|---------|---------|-------|--|
| VII LEX- |                                  | ГГанну        | Duplex      |         | Simplex |       |  |
| Lanes    | Lane Width                       | Resource Type | Full-Duplex | TX Only | RX Only | RX/TX |  |
| 1        | 4                                | FFs           | 366         | 181     | 217     | 384   |  |
| I        | 4                                | LUTs          | 303         | 146     | 155     | 288   |  |
| 0        | 4                                | FFs           | 663         | 269     | 431     | 686   |  |
| 2        | 4                                | LUTs          | 549         | 209     | 314     | 502   |  |
| ٨        | 4                                | FFs           | 1180        | 422     | 791     | 1199  |  |
| 4        | 4                                | LUTs          | 960         | 308     | 580     | 879   |  |
| 0        | 4                                | FFs           | 2249        | 729     | 1544    | 2260  |  |
| 0        | 4                                | LUTs          | 1778        | 531     | 1130    | 1601  |  |
| 16       | 4                                | FFs           | 4338        | 1344    | 3001    | 4303  |  |
| 10       | 4                                | LUTs          | 3543        | 927     | 2233    | 3100  |  |

#### Table 6: Spartan-6 LXT Family Resource Usage for Streaming for 2-byte Lane Width

| Spartan-6 LXT Family |            |               | Streaming   |         |         |       |  |
|----------------------|------------|---------------|-------------|---------|---------|-------|--|
|                      |            |               | Duplex      |         | Simplex |       |  |
| Lanes                | Lane Width | Resource Type | Full-Duplex | TX Only | RX Only | RX/TX |  |
| 4                    | 2          | FFs           | 243         | 157     | 126     | 258   |  |
| I                    | 2          | LUTs          | 198         | 122     | 96      | 200   |  |
| 0                    | 0          | FFs           | 406         | 206     | 259     | 454   |  |
| 2                    | 2          | LUTs          | 340         | 171     | 191     | 351   |  |
| 4                    | 0          | FFs           | 677         | 299     | 435     | 723   |  |
| 4                    | 2          | LUTs          | 601         | 263     | 308     | 569   |  |

|       | norton 6   VT Fami    | h.            | Framing     |         |         |       |  |
|-------|-----------------------|---------------|-------------|---------|---------|-------|--|
|       | Spartan-6 LAT Failing |               | Duplex      |         | Simplex |       |  |
| Lanes | Lane Width            | Resource Type | Full-Duplex | TX Only | RX Only | RX/TX |  |
| 1     | 0                     | FFs           | 264         | 166     | 142     | 282   |  |
| I     | 2                     | LUTs          | 217         | 133     | 105     | 223   |  |
| 0     | 0                     | FFs           | 454         | 217     | 302     | 506   |  |
| 2     | 2                     | LUTs          | 362         | 181     | 220     | 388   |  |
| 1     | 2                     | FFs           | 762         | 313     | 508     | 810   |  |
| 4     | 2                     | LUTs          | 648         | 266     | 363     | 621   |  |

#### Table 7: Spartan-6 LXT Family Resource Usage for Framing for 2-byte Lane Width

#### Table 8: Spartan-6 LXT Family Resource Usage for Streaming for 4-byte Lane Width

| Spartan-6 LXT Family |            |               | Streaming   |         |         |       |
|----------------------|------------|---------------|-------------|---------|---------|-------|
|                      |            |               | Duplex      | Simplex |         |       |
| Lanes                | Lane Width | Resource Type | Full-Duplex | TX Only | RX Only | RX/TX |
| 1                    | 4          | FFs           | 318         | 171     | 170     | 329   |
| I                    |            | LUTs          | 263         | 137     | 117     | 249   |
| 2                    | 4          | FFs           | 583         | 246     | 383     | 618   |
| 2                    |            | LUTs          | 516         | 211     | 284     | 489   |
| 4                    | 4          | FFs           | 1035        | 393     | 683     | 1065  |
|                      |            | LUTs          | 947         | 374     | 493     | 867   |

#### Table 9: Spartan-6 LXT Family Resource Usage for Framing for 4-byte Lane Width

| Spartan-6 LXT Family |            |               | Framing     |         |         |       |
|----------------------|------------|---------------|-------------|---------|---------|-------|
|                      |            |               | Duplex      | Simplex |         |       |
| Lanes                | Lane Width | Resource Type | Full-Duplex | TX Only | RX Only | RX/TX |
| 1                    | 4          | FFs           | 369         | 175     | 214     | 378   |
| I                    |            | LUTs          | 312         | 139     | 149     | 291   |
| 2                    | 4          | FFs           | 666         | 256     | 458     | 704   |
| 2                    |            | LUTs          | 553         | 199     | 351     | 529   |
| 4                    | 4          | FFs           | 1183        | 401     | 818     | 1209  |
|                      |            | LUTs          | 1004        | 300     | 621     | 896   |

### Performance

Config1 cited in the LogiCORE IP Facts Table runs at 330 MHz in a Virtex-6 LX240T-FF1156 device with -2 speed grade. Config1 is a 16-lane Aurora 8B/10B core with Streaming interface, 2-byte lane width, Duplex dataflow, targeting a 6.6 Gbps line rate.

The Aurora 8B/10B cores listed in Table 2, page 8 through Table 9 run at 156.25 MHz in devices with speed grades ranging from -1 to -3. For more details about performance and core latency, see the *LogiCORE IP Aurora 8B*/10B v6.2 User Guide.

## Verification

Aurora 8B/10B cores are verified for protocol compliance using an array of automated hardware and simulation tests. The core comes with an example design implemented using a linear feedback shift register (LFSR) for understanding/verification of the core features.

The Aurora 8B/10B core is verified using the Aurora 8B/10B BFM and proprietary custom test benches. The Aurora 8B/10B BFM verifies the protocol compliance along with interface level checks and error scenarios. An automated test system runs a series of simulation tests on the most widely used set of design configurations chosen at random. Aurora 8B/10B cores are also tested in hardware for functionality, performance, and reliability using Xilinx GTP/GTX transceiver demonstration boards. Aurora verification testsuites for all possible modules are continuously being updated to increase test coverage across the range of possible parameters for each individual module.

Table 10: Boards Used for Verification

| Test Boards |
|-------------|
| ML623       |
| ML605       |
| SP605       |

## Support

Xilinx provides technical support for this LogiCORE IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY.

## **Ordering Information**

This Xilinx LogiCORE IP module is included at no additional charge with the Xilinx ISE® Design Suite software and is provided under the terms of the Xilinx End User License Agreement. The core is generated using the Xilinx CORE Generator software, which is a standard component of the Xilinx ISE software.

For more information, visit the <u>Aurora 8B/10B product page</u>.

Information about additional LogiCORE IP modules can be found on the <u>Xilinx.com Intellectual Property page</u>. Contact your local Xilinx <u>sales representative</u> for pricing and availability.

## References

- 1. SP002, Aurora 8B/10B Protocol Specification
- 2. <u>AMBA AXI4-Stream Protocol Specification</u>
- 3. UG058, Aurora 8B/10B Bus Functional Model User Guide (Contact: auroramkt@xilinx.com)
- 4. UG766, LogiCORE IP Aurora 8B/10B v6.2 User Guide
- 5. <u>UG366</u>, Virtex-6 FPGA GTX Transceivers User Guide
- 6. <u>UG386</u>, Spartan-6 FPGA GTP Transceivers User Guide

## **Revision History**

The following table shows the revision history for this document:

| Date     | Version | Description of Revisions                                                                                       |  |  |
|----------|---------|----------------------------------------------------------------------------------------------------------------|--|--|
| 09/21/10 | 1.0     | First release of the core with AXI interface support. The previous release of this document was DS637.         |  |  |
| 03/01/11 | 1.1     | Updated document with v6.2 core changes for the ISE software 13.1 release. Removed Virtex-5 device references. |  |  |

## **Notice of Disclaimer**

Xilinx is providing this product documentation, hereinafter "Information," to you "AS IS" with no warranty of any kind, express or implied. Xilinx makes no representation that the Information, or any particular implementation thereof, is free from any claims of infringement. You are responsible for obtaining any rights you may require for any implementation based on the Information. All specifications are subject to change without notice. XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE INFORMATION OR ANY IMPLEMENTATION BASED THEREON, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF INFRINGEMENT AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Except as stated herein, none of the Information may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx.