

## LogiCORE IP Peak Cancellation Crest Factor Reduction v4.0

PB008 March 20, 2013 Product Brief

#### Introduction

Crest Factor Reduction (CFR) is used to limit the dynamic range of the signals being transmitted in Wireless Communications and other applications.

### **Additional Documentation**

A product guide is available for this core. Access to this material may be requested by clicking on this registration link:

www.xilinx.com/member/pc\_cfr\_eval/index.htm.

#### **Features**

- Multiple air interface standards supported -MC-GSM, WCDMA, TD-SCDMA, WiMAX, LTE, CDMA2000, Mixed mode (GSM + LTE, TD-SCDMA + LTE, WCDMA + LTE)
- TX BW support of up to 145 MHz
- Meets performance requirements (EVM, PAPR and ACLR) of all air interfaces
- Configurable clock-to-sample ratio
- Configurable number of Cancellation Pulse Generators (CPGs) of 1 to 12 per iteration
- Support for 1, 2, 4 and 8 antennas
- Iteration support for 1 to 8 iterations
- Variable quantization support for 11 to 18 bits
- Configurable latency support
- User-selectable cancellation pulse loading mode
- Cancellation pulse read back support

| LogiCORE IP Facts Table                     |                                                                           |  |  |  |  |  |
|---------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|
| Core Specifics                              |                                                                           |  |  |  |  |  |
| Supported<br>Device Family <sup>(1)</sup>   | Zynq™-7000, Virtex®-7, Kintex™-7, Artix™-7                                |  |  |  |  |  |
| Supported User<br>Interfaces                | AXI4-Stream, AXI4-Li                                                      |  |  |  |  |  |
| Resources                                   | See Table                                                                 |  |  |  |  |  |
| Provided with Core                          |                                                                           |  |  |  |  |  |
| Design Files                                | Encrypted RTL                                                             |  |  |  |  |  |
| Example Design                              | Not Provided                                                              |  |  |  |  |  |
| Test Bench                                  | VHDL                                                                      |  |  |  |  |  |
| Constraints File                            | Vivado: XDC                                                               |  |  |  |  |  |
| Simulation<br>Model                         | VHDL and Verilog Structural Simulation Model<br>C Model and MATLAB® Model |  |  |  |  |  |
| Supported<br>S/W Driver                     | N/A                                                                       |  |  |  |  |  |
| Tested Design Flows <sup>(2)</sup>          |                                                                           |  |  |  |  |  |
| Design Entry                                | Vivado™ Design Suite                                                      |  |  |  |  |  |
| Simulation                                  | Mentor Graphics Questa® SIM                                               |  |  |  |  |  |
| Synthesis                                   | Vivado Synthesis                                                          |  |  |  |  |  |
| Support                                     |                                                                           |  |  |  |  |  |
| Provided by Xilinx @ www.xilinx.com/support |                                                                           |  |  |  |  |  |

#### Notes:

- For a complete listing of supported devices, see the Vivado IP catalog.
- For the supported versions of the tools, see the <u>Xilinx Design</u> <u>Tools: Release Notes Guide.</u>

© Copyright 2011–2013 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. AMBA, AMBA Designer, ARM, ARM1176JZ-S, CoreSight, Cortex, and PrimeCell are trademarks of ARM in the EU and other countries. MATLAB and Simulink are registered trademarks of The MathWorks, Inc. All other trademarks are the property of their respective owners.



## **Overview**

Crest Factor Reduction (CFR) is used to limit the dynamic range of the signals being transmitted in Wireless Communications and other applications. Multi-user and multi-carrier signals often have a high peak-to-average ratio (PAR). This places high demands on the data converters and especially limits the efficiency of operation of the Power Amplifiers (PAs) used in cellular base stations. Reducing the PAR is therefore beneficial in increasing PA efficiency by allowing higher average power to be transmitted before saturation occurs.

In a modern transmit chain, CFR is often incorporated with Digital Predistortion (DPD), which acts to linearize the PA, allowing operation at maximum efficiency with spectral compliance. CFR complements DPD because it levels the signal peaks, making accurate correction estimation easier.

The Xilinx Peak Cancellation -CFR (PC-CFR) core is an efficient, flexible and easy-to-use implementation that supports Virtex-7, Kintex-7, Artix-7, and Zynq-7000 FPGA families. It is configurable both in function, supporting all major cellular wireless air interfaces, and in use, supporting many clocking and resource requirements.

# **Features and General Description**

The PC-CFR core processes control and data through industry-standard AXI4 interfaces that allow immediate logic-free connection to other Xilinx IP components and to any general environment. The control interface is AXI4-Lite compliant and the data interface is AXI4-Stream compliant. The control interface provides access to a set of configuration registers and a pulse coefficient RAM and the data interface is used for streaming data in/out of the core. The data flow is unidirectional with no rate or bit-width change. A typical CFR application consists of multiple iterations and multiple antennas that can be configured through the Vivado Integrated Design Environment (IDE). The core is configured for a particular application through the control interface. In particular, the contents of the pulse coefficient RAM are related to the spectrum of the signal being transmitted. In the Product Guide (PG097) it is shown how to produce these coefficients, and specific details are given for the WCDMA, CDMA2000, WiMAX, TD-SCDMA, GSM and E-UTRAN (LTE) air interfaces. Mixed-mode signal operation is also supported. Pulse coefficients can be pre-configured at generation time through a .coe file or configured in operation through the control interface. There is also provision for a shadow bank of coefficients to be loaded, and then activated with a select signal, to cater to applications where fast dynamic switching is required. Functions that can be run with MATLAB® are supplied for simulation and design of the cancellation pulse.

The core can be configured for clock-to-sample ratios between 1 and 4, and for algorithmic complexity, allowing FPGA resources to be minimized for a given application. The algorithmic complexity is the number of hardware resources available to cancel the signal peaks. These are called Cancellation Pulse Generators.



## **Resource Requirements and Performance**

This section provides data on the resource requirements and performance of the core. Characterization has been done on Virtex-7 and Kintex-7 FPGAs. Resource requirements and performance are dependent mainly on the Data-Rate, Number of Cancellation Pulse Generators per Iteration, Number of Antennas, Number of Iterations and Max Cancellation Pulse Length. They are also susceptible to the version of implementation tools used. Therefore, these example figures should be used as a guide only and verified before specific use. Maximum clock frequencies quoted do not take clock jitter into account and should be derated by an amount appropriate to the clock source jitter specification.

Table 1 provides resource requirements and performance for the Virtex-7 and Kintex-7 FPGA families. Resource figures for other configurations can be found in the PC-CFR Product Guide (see Additional Documentation). For all configurations, the default datawidth of 16 bits has been used with the coefficient setup selected as 'Single pulse configurable coefficients'.

| Antennas                     | Iterations | Data-Rate<br>(clks/sample) | CPGs/<br>Iteration | Max CP<br>Length | CP Coeff<br>(0-Real, 1-Cmplx) | Block<br>RAMs<br>(36k/18k) | DSP48s | Slices | LUT/FF      | F <sub>max</sub><br>(MHz) |
|------------------------------|------------|----------------------------|--------------------|------------------|-------------------------------|----------------------------|--------|--------|-------------|---------------------------|
| Kintex-7 (XC7K325T-1-FBG676) |            |                            |                    |                  |                               |                            |        |        |             |                           |
| 2                            | 2          | 3                          | 6,3                | 511              | 1                             | 6 12                       | 32     | 3452   | 6205 11483  | 365                       |
| 2                            | 4          | 3                          | 6,6,3,3            | 511              | 1                             | 12 24                      | 64     | 7278   | 14750 23024 | 370                       |
| Virtex-7 (XC7V585T-1FFG1157) |            |                            |                    |                  |                               |                            |        |        |             |                           |
| 2                            | 2          | 3                          | 6,3                | 511              | 1                             | 6 12                       | 32     | 3387   | 6193 11483  | 390                       |
| 2                            | 4          | 3                          | 6,6,3,3            | 511              | 1                             | 12 24                      | 64     | 7373   | 14751 23024 | 370                       |

Table 1: Resource Requirements and Performance

# **Support**

Xilinx provides technical support at <a href="www.xilinx.com/support">www.xilinx.com/support</a> for this LogiCORE™ IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY.



# **Licensing and Ordering Information**

This Xilinx LogiCORE IP module is provided under the terms of the Xilinx Core License Agreement. The module is shipped as part of the Vivado Design Suite. For full access to all core functionalities in simulation and in hardware, you must purchase a license for the core. Contact your <u>local Xilinx sales representative</u> for information about pricing and availability.

For more information, visit the PC-CFR product web page.

Information about other Xilinx LogiCORE IP modules is available at the Xilinx Intellectual Property page. For information on pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your <u>local Xilinx sales representative</u>.

#### **Evaluation**

An evaluation license is available for this core. The evaluation version operates in the same way as the full version for several hours, dependant on clock frequency. Allocation of the cancellation pulse generators is then completely disabled, and the data output comprises a delayed version of the data input. If you notice this behavior in hardware, it probably means you are using an evaluation version of the core. The Xilinx tools warn that an evaluation license is being used during netlist implementation. If a full license is installed, delete the old XCO file, reconfigure and regenerate the core.

# **Revision History**

The following table shows the revision history for this document:

| Date       | Version | Description of Revisions                                                                                                                                                                                |
|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06/22/2011 | 1.0     | Initial Xilinx release. Previous version of this Product Brief is XMP039.                                                                                                                               |
| 12/18/2012 | 2.0     | Updated for 2012.4/14.4.  Real/Complex CP selection added  Number of CPGs/iteration increased to 12  Core is fully supported in Vivado 2012.4  Peak detect window is used in place of allocator spacing |
| 03/20/2013 | 3.0     | PC-CFR v4.0 is available only with Vivado; other changes are • Improved f <sub>max</sub> , core can be clocked at 491.52 MHz for -2 devices • Core latency has changed                                  |



#### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications: <a href="http://www.xilinx.com/warranty.htm#critapps">http://www.xilinx.com/warranty.htm#critapps</a>.