## Motion Adaptive Noise Reduction v6.1



**E** XILINX<sub>®</sub>



# Table of Contents

| IP Facts                                       |          |
|------------------------------------------------|----------|
|                                                |          |
| Chapter 1: Overview                            |          |
| Feature Summary                                | . 5      |
| Applications                                   | . 6      |
| Licensing and Ordering Information             | . 6      |
| Chapter 2: Product Specification               |          |
| Standards Compliance                           | 7        |
| Performance                                    | . /      |
| Resource Utilization                           | 8        |
| Port Descriptions                              | . U<br>9 |
| Port Descriptions                              | . 5      |
|                                                | 1/<br>22 |
|                                                | 22       |
| Chapter 3: Designing with the Core             |          |
| Theory of Operation                            | 25       |
| General Design Guidelines                      | 28       |
| Use Models                                     | 31       |
| Clocking                                       | 33       |
| MANR Control and Timing                        | 33       |
| Resets                                         | 34       |
| Protocol Description                           | 34       |
|                                                |          |
| Chapter 4: Customizing and Generating the Core |          |
| Vivado Integrated Design Environment           | 35       |
| Interface                                      | 35       |
|                                                |          |
| Chapter 5: Constraining the Core               |          |
| Required Constraints                           | 38       |
| Chanter 6: C Model Beference                   |          |
|                                                |          |
| Overview                                       | 39       |

#### 

| Unpacking and Model Contents                             | 40  |
|----------------------------------------------------------|-----|
| Software Requirements                                    | 41  |
| Interface                                                | 41  |
| Example Code                                             | 45  |
| Chapter 7: Simulation                                    |     |
| Chapter 8: Synthesis and Implementation                  |     |
| Chapter 9: Detailed Example Design                       |     |
| Chapter 10: Test Bench                                   |     |
| Demonstration Test Bench                                 | 52  |
| Appendix A: Verification Compliance and Interoperability |     |
| Simulation                                               | E / |
| Hardware Testing                                         | 54  |
| hardware resting.                                        | 54  |
| Appendix B: Migrating and Upgrading                      |     |
| Migrating to the Vivado Design Suite                     | 56  |
| Upgrading in Vivado Design Suite                         | 56  |
|                                                          |     |
| Appendix C: Debugging                                    |     |
| Finding Help on Xilinx.com                               | 58  |
| Debug Tools                                              | 60  |
| Hardware Debug                                           | 61  |
| Interface Debug                                          | 62  |
| Appendix D: Application Software Development             |     |
| Device Drivers                                           | 66  |
| Appendix E: Additional Resources                         |     |
| References                                               | 68  |
| Revision History                                         | 69  |
| , Notice of Disclaimer                                   | 69  |

### **IP Facts**

Vivado Synthesis

## 

### Introduction

The Xilinx® LogiCORE<sup>™</sup> IP Motion Adaptive Noise Reduction (MANR) is a module for both motion detection and motion adaptive noise reduction in video systems. The core allows the motion detection function to be used independently of the noise reduction function for applications where noise reduction is not needed. The noise reduction algorithm is implemented as a recursive temporal filter with a user programmable transfer function allowing the user to control both the shape of the motion transfer and the strength of the noise reduction applied.

The motion transfer function is initialized according to the settings in the Vivado IP catalog but is also programmable at runtime via the register interface.

### Features

- Programmable register control.
- Optional AXI4-Lite Dynamic Control interface or fixed-mode operation.
- Selectable and programmable motion transfer function (MTF).
  - Five pre-loaded MTF curves: none, weak, medium, strong, and aggressive.
  - Supports user-defined MTF functions.
- Full support for interrupts and status registers for easy system control.
- Supports YUV 4:2:2 at 8 bits per pixel.
- Gives calculated Y/C motion data output for optional use by downstream IP.
- Supports spatial resolutions from 32x32 to 4096x4096.
  - Supports 1080P60 in all supported device families <sup>(1)</sup>
- 1. Performance on low power devices may be lower.

|                                                 | LogiCORE IP Facts Table                                                        |  |  |  |  |  |
|-------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|--|
|                                                 | Core Specifics                                                                 |  |  |  |  |  |
| Supported<br>Device Family <sup>(1)</sup>       | UltraScale™ Architecture, Zynq <sup>®</sup> -7000,<br>7 Series                 |  |  |  |  |  |
| Supported User<br>Interfaces                    | AXI4-Lite, AXI4-Stream <sup>(2)</sup>                                          |  |  |  |  |  |
| Resources                                       | See Table 2-1 through Table 2-4.                                               |  |  |  |  |  |
|                                                 | Provided with Core                                                             |  |  |  |  |  |
| Documentation                                   | Product Guide                                                                  |  |  |  |  |  |
| Design Files                                    | Encrypted RTL                                                                  |  |  |  |  |  |
| Example Design                                  | Not Provided                                                                   |  |  |  |  |  |
| Test Bench                                      | Verilog                                                                        |  |  |  |  |  |
| Constraints File                                | XDC                                                                            |  |  |  |  |  |
| Simulation<br>Models                            | Encrypted RTL, VHDL or Verilog Structural,<br>C-Model                          |  |  |  |  |  |
| Supported<br>Software<br>Drivers <sup>(3)</sup> | Standalone                                                                     |  |  |  |  |  |
| •                                               | Tested Design Tools                                                            |  |  |  |  |  |
| Design Entry<br>Tools                           | Vivado <sup>®</sup> Design Suite<br>IP Integrator                              |  |  |  |  |  |
| Simulation <sup>(4)</sup>                       | For supported simulators, see the Xilinx Design<br>Tools: Release Notes Guide. |  |  |  |  |  |

Synthesis Tools

Support

Provided by Xilinx, Inc.

- 1. For a complete listing of supported devices, see the Vivado IP Catalog.
- Video Protocol as defined in UG761, Xilinx AXI Reference Guide [Ref 3].
- Standalone driver details can be found in the SDK directory (*<install\_directory*>/doc/usenglish/xilinx\_drivers.htm). Linux OS and driver support information is available from //wiki.xilinx.com.
- 4. For the supported versions of the tools, see the <u>Xilinx Design</u> <u>Tools: Release Notes Guide</u>.



### Overview

Noise reduction is a common function in video systems and can be used to clean up sensor artifacts or other types of noise present in most video systems. In addition, many surveillance systems and other analytical video processing systems need real-time motion information to provide intelligent processing such as object detection and tracking or camera tampering detection. The MANR core provides both of these capabilities in a single, efficient implementation.

Noise reduction is achieved by recursively combining the current pixel values and a percentage of the previous pixel values. Large changes in pixel values between successive frames likely indicate motion, and should be preserved in the output frame. Smaller changes are more likely caused by noise in the current frame, therefore averaging with pixel values from the previous frame can be applied to suppress noise. This recursive action effectively reduces noise while preserving the output image content by masking small changes but preserving larger pixel changes.

The core uses pixel values from the current and previous frames as inputs from which temporal differences are established. A two-dimensional filtering kernel is used to analyze inter-frame differences. Averaged over a 3x5 area, random noise induces smaller changes than objects moving in or out of the kernel area. The absolute value of the averaging filter output is used as an argument to a grading function, the motion-transfer-function (MTF). The function value is used as a blending factor between the current pixel value and the previous pixel value. This temporal IIR structure allows the core to generate optimal output values where temporal noise is reduced, but motion is conserved.

The grading, or MTF is programmable in the MANR core. Typically, the function maps the smaller pixel-differences, likely to be noise, to large blending factor values. Conversely, larger pixel-differences, likely to be motion, are mapped to small blending factor values. The blending factor controls what portion of an output pixel comes from the previous frame, and what is carried forward from the current frame.

### **Feature Summary**

The MANR core supports resolutions of up to 4096x4096 using 8-bit YC4:2:2 chroma formats. The Vivado IP catalog GUI provides five preset MANR strengths which correspond to preset MTFs. The core also supports overloading any of the 16 motion transfer functions with user-defined values.

The MANR core uses two AXI4-Stream input (slave) interfaces in parallel: one for the current frame and one for the previous frame. Typically, the current frame is provided from a live source or an AXI VDMA. The previous frame typically originates from a frame buffer, usually connected to the AXI VDMA core. The core processes 8-bit video data in YCC 422 format only.

To dynamically change the noise reduction strength on a frame-by-frame basis, a processor interface is required. When generating the MANR core, you have the option of including a processor interface that is instantiated in the core.

## Applications

- Video Surveillance
- Industrial Imaging
- Video Conferencing
- Machine Vision

### Licensing and Ordering Information

This Xilinx® LogiCORE<sup>™</sup> IP module is provided under the terms of the <u>Xilinx Core License</u> <u>Agreement</u>. The module is shipped as part of the Vivado Design Suite. For full access to all core functionalities in simulation and in hardware, you must purchase a license for the core. Contact your <u>local Xilinx sales representative</u> for information about pricing and availability.

For more information, please visit the <u>LogiCORE IP Motion Adaptive Noise Reduction</u> product page.

Information about other Xilinx LogiCORE IP modules is available at the <u>Xilinx Intellectual</u> <u>Property</u> page. For information on pricing and availability of other Xilinx LogiCORE IP modules and tools, contact your <u>local Xilinx sales representative</u>.





## **Product Specification**

The Motion Adaptive Noise Reduction IP core an be used as either a stand-alone core or as peripheral to a processor system. An optional AXI4-Lite interface with user registers, interrupts and device driver make the Motion Adaptive Noise Reduction module highly programmable and easy to control in real-time with a processor.

## **Standards Compliance**

The MANR core is compliant with the AXI4-Stream Video Protocol and AXI4-Lite interconnect standards. See *Video IP: AXI Feature Adoption* section of the *AXI Reference Guide (UG761)*[Ref 3] for additional information.

### Performance

The following sections detail the performance characteristics of the MANR core.

#### **Maximum Frequency**

The resource utilization tables contain typical clock frequencies for the target devices. The maximum achievable clock frequency and all resource counts can be affected by other tool options, additional logic in the FPGA device, using a different version of Xilinx tools and other factors. Refer to in Table 2-1 through Table 2-4 for device-specific information. These results are typical, and have been used as target clock frequencies for the MANR in the slowest speed-grade for each device family, and apply to the main operation clock signal aclk.

#### Latency

The latency through the MANR core is at least one full scan line and 17 pixels. This measures the number of cycles between a value being clocked into the core and its equivalent data being delivered on the core output.

This latency does not take back-pressure exerted on the MANR core into account.

### Throughput

The core supports bidirectional data throttling between the AXI4-Stream Slave and Master interfaces. If the slave-side data sources are not providing valid data samples (because s\_axis\_currframe\_tvalid or s\_axis\_prevframe\_tvalid is not asserted), the core cannot produce valid output samples after the internal buffers are depleted. Similarly, if the master-side interface is not ready to accept valid data samples (because m\_axis\_mem\_tready, m\_axis\_output\_tready or m\_axis\_motion\_tready is not asserted) the core cannot accept valid input samples once the buffers become full.

If the master interfaces are able to provide valid samples and the slave interface are ready to accept valid samples, the core can process one sample and produce one pixel per aclk cycle.

However, at the end of each scanline, the core flushes internal pipelines for approximately 20 clock cycles, during which the s\_axis\_currframe\_tready and s\_axis\_prevframe\_tready are de-asserted signaling that the core is not ready to process samples. Similarly, at the end of the frame, after the last expected scanline is completed (EOL received), the core flushes internal pipelines for approximately 1 line-time.

When the core is processing timed-streaming video, the flushing periods coincide with the blanking periods, and do not reduce the throughput of the system. If timing constraints are met, the throughput is equal to the rate at which video data is written into the core. 1080P/ 60 YC4:2:2 represents an average data rate of 124.4 Mpixels/sec, or a burst data rate of 148.5 Mpixels/sec. To ensure that the core can process 1080P/60 video, the core must run at least 130 MHz when input buffers can accommodate a full line, or 148.5 MHz in all other cases.

### **Resource Utilization**

To help guide you in making system-level and board-level decisions, Table 2-1 through Table 2-4 show the resource usage observed for the MANR for all supported devices in either Vivado<sup>®</sup> Design Suite. UltraScale<sup>™</sup> results are expected to be similar to 7 series results. This post-implementation characterization data has been collated through automated implementation of each configuration. Results may vary between implementations, and are intended as guidelines. Resource count and Fmax values are independent of the actual video resolution (but dependent on maximum supported resolutions), as well as the noise reduction value selected in the GUI. The results were generated by setting the maximum number of active pixels per line to 1920, maximum number of active lines per frame to 1080, and not selecting the INTC Interface option. The core does not use any 9k block RAM, or dedicated clock, routing, or I/O devices.

**Note:** Performance (FMax) on Zynq-7020, Zynq-7010 and low-power (-L) devices may be lower than quoted in Table 2-1 through Table 2-4.

| AXIA-Lito | LLITe | EEc  | BDAM26  |         |       | FMax (MH | FMax (MHz) Per Speed Grad |     |  |  |
|-----------|-------|------|---------|---------|-------|----------|---------------------------|-----|--|--|
| ANI4-LILE | LUIS  | ггз  | DRAWISU | DRAWIIO | D3F48 | -1       | -1 -2                     | -3  |  |  |
| No        | 717   | 895  | 3       | 1       | 2     | 266      | 312                       | 344 |  |  |
| Yes       | 1163  | 1487 | 3       | 1       | 2     | 242      | 288                       | 312 |  |  |

#### Table 2-1: Resources and Performance for Zynq-7000 Devices

#### Notes:

1. Speedfile: PRELIMINARY 1.05 2013-02-09

#### Table 2-2:

#### 2-2: Resources and Performance for Virtex-7 Devices

|           | LUTe | EEc  | BBAM26c  |          |        | FMax (M | eed Grade |     |
|-----------|------|------|----------|----------|--------|---------|-----------|-----|
| AAI4-LILE |      | ггэ  | DRAWISUS | DIAMITOS | D3F403 | -1      | -2        | -3  |
| No        | 719  | 895  | 3        | 1        | 2      | 258     | 328       | 360 |
| Yes       | 1167 | 1487 | 3        | 1        | 2      | 234     | 296       | 328 |

#### Notes:

1. Speedfile: PRODUCTION 1,09c 2013-02-09

#### Table 2-3: Resources and Performance for Kintex-7 Devices

|           | LUTe | EEc  |                   |        | FMax (M | Hz) Per Spe | eed Grade |
|-----------|------|------|-------------------|--------|---------|-------------|-----------|
| ANI4-LILE | LOTS | FF3  | DRAWISOS DRAWIESS | D3P485 | -1      | -2          | -3        |
| No        | 719  | 895  | 3 1               | 2      | 250     | 304         | 375       |
| Yes       | 1165 | 1487 | 3 1               | 2      | 226     | 274         | 320       |

#### Notes:

```
1. Speedfile: PRODUCTION 1.08 2013-02-09
```

Table 2-4: Resources and Performance for Artix-7 Devices

|           | LUTe | ГГа  | PPAM26    |           |        | FMax (M | lHz) Per Spe | ed Grade |
|-----------|------|------|-----------|-----------|--------|---------|--------------|----------|
| ANI4-LILE | LOTS | ггэ  | DRAIVISUS | DRAIVI105 | 031405 | -1      | -2           | -3       |
| No        | 719  | 895  | 3         | 1         | 2      | 172     | 212          | 226      |
| Yes       | 1162 | 1487 | 3         | 1         | 2      | 156     | 204          | 226      |
| Notes:    |      |      |           |           |        |         |              |          |

1. Speedfile: PRODUCTION 1.08b 2013-02-09

### **Port Descriptions**

The MANR core uses industry standard control and data interfaces to connect to other system components. The following sections describe the various interfaces available with the core. Figure 2-1 illustrates an I/O diagram of the MANR core. Some signals are optional and not present for all configurations of the core. The AXI4-Lite interface and the IRQ pin

are present only when the core is configured through the GUI with an AXI4-Lite control interface. The intc\_if interface is present only when the INTC interface enabled.

#### **Core Interfaces**

The MANR core includes control interfaces and data interfaces, as described in this section. These interfaces and signals are shown in Figure 2-1.



Figure 2-1: MANR Interfaces and Signals

#### **Common Interface Signals**

Table 2-5 summarizes the signals which are either shared by, or not part of the dedicated AXI4-Stream data or AXI4-Lite control interfaces.

|             |           | 5     |                                                                                                          |  |  |  |
|-------------|-----------|-------|----------------------------------------------------------------------------------------------------------|--|--|--|
| Signal Name | Direction | Width | Description                                                                                              |  |  |  |
| aclk        | In        | 1     | Video core clock                                                                                         |  |  |  |
| aresetn     | In        | 1     | Video core active low synchronous reset                                                                  |  |  |  |
| aclken      | In        | 1     | Video core clock enable                                                                                  |  |  |  |
| inte_if     | Out       | 14    | Optional external interrupt controller interface.<br>Available only when INTC_IF is selected in the GUI. |  |  |  |
| irq         | Out       | 1     | Optional interrupt request pin.<br>Available only when INTC_IF is selected in the GUI.                   |  |  |  |

Table 2-5: Common Interface Signals

The aclk, aclken, and aresetn signals are shared between the core and the AXI4-Stream data interfaces. The AXI4-Lite control interface has its own set of clock and reset pins: s\_axi\_aclk and s\_axi\_aresetn. See Interrupt Subsystem for a description of the intc\_if and irq pins.

#### ACLK

The AXI4-Stream interface must be synchronous to the core clock signal aclk. All AXI4-Stream interface input signals are sampled on the rising edge of aclk. All AXI4-Stream output signal changes occur after the rising edge of aclk. The AXI4-Lite interface is unaffected by the aclk signal.

#### ARESETn

The aresetn pin is an active-Low, synchronous reset input pertaining to only AXI4-Stream interfaces. The core resets on the next rising aclk edge after aresetn is asserted low. The aresetn signal must be synchronous to the aclk and must be held low for a minimum of 32 clock cycles of the slowest clock. The AXI4-Lite interface is unaffected by the aresetn signal.

#### ACLKEN

The aclken pin is an active High pin which can enable or disable AXI4-Streams and core processing functionality on a clock cycle by clock cycle basis. The aclken pin facilitates building multi-cycle path, or multi-rate designs.

#### Data Interface

The core receives and transmits data using AXI4-Stream interfaces that implement a video protocol as defined in *Xilinx AXI Reference Guide (UG761)*[Ref 3], Video IP: "AXI Feature Adoption."

#### **AXI4-Stream Signal Names and Descriptions**

Table 2-6 describes the AXI4-Stream signal names and descriptions

| uble 2-0. Anit-Stream Data interface Signal Descriptions |           |       |                                                               |  |  |  |  |
|----------------------------------------------------------|-----------|-------|---------------------------------------------------------------|--|--|--|--|
| Signal Name                                              | Direction | Width | Description                                                   |  |  |  |  |
| s_axis_currframe_tdata                                   | In        | 16    | Current frame input video data                                |  |  |  |  |
| s_axis_currframe_tvalid                                  | In        | 1     | Current frame input video valid signal                        |  |  |  |  |
| s_axis_currframe_tready                                  | Out       | 1     | Current frame input ready                                     |  |  |  |  |
| s_axis_currframe_tuser                                   | In        | 1     | Current frame input video Start-of-Frame signal               |  |  |  |  |
| s_axis_currframe_tlast                                   | In        | 1     | Current frame input video End-of-Line signal                  |  |  |  |  |
|                                                          |           |       |                                                               |  |  |  |  |
| s_axis_prevframe_tdata                                   | In        | 16    | Previous frame input video data                               |  |  |  |  |
| s_axis_prevframe_tvalid                                  | In        | 1     | Previous frame input video valid signal                       |  |  |  |  |
| s_axis_prevframe_tready                                  | Out       | 1     | Previous frame input ready                                    |  |  |  |  |
| s_axis_prevframe_tuser                                   | In        | 1     | Previous frame input video Start-of-Frame signal              |  |  |  |  |
| s_axis_prevframe_tlast                                   | In        | 1     | Previous frame input video End-of-Line signal                 |  |  |  |  |
|                                                          |           |       |                                                               |  |  |  |  |
| m_axis_output_tdata                                      | Out       | 16    | Downstream video output data                                  |  |  |  |  |
| m_axis_output_tvalid                                     | Out       | 1     | Downstream video output valid signal                          |  |  |  |  |
| m_axis_output_tready                                     | In        | 1     | Downstream video output ready                                 |  |  |  |  |
| m_axis_output_tuser                                      | Out       | 1     | Downstream video output Start-of-Frame signal                 |  |  |  |  |
| m_axis_output_tlast                                      | Out       | 1     | Downstream video output End-of-Line signal                    |  |  |  |  |
|                                                          |           |       |                                                               |  |  |  |  |
| m_axis_mem_tdata                                         | Out       | 16    | Memory (temporal feedback) video output data                  |  |  |  |  |
| m_axis_mem_tvalid                                        | Out       | 1     | Memory (temporal feedback) video output valid signal          |  |  |  |  |
| m_axis_mem_tready                                        | In        | 1     | Memory (temporal feedback) video output ready                 |  |  |  |  |
| m_axis_mem_tuser                                         | Out       | 1     | Memory (temporal feedback) video output Start-of-Frame signal |  |  |  |  |
| m_axis_mem_tlast                                         | Out       | 1     | Memory (temporal feedback) video output End-of-Line signal    |  |  |  |  |
|                                                          |           |       |                                                               |  |  |  |  |
| m_axis_motion_tdata                                      | Out       | 16    | Motion output data                                            |  |  |  |  |
| m_axis_motion_tvalid                                     | Out       | 1     | Motion output valid signal                                    |  |  |  |  |

#### Table 2-6: AXI4-Stream Data Interface Signal Descriptions

| Signal Name          | Direction | Width | Description                         |
|----------------------|-----------|-------|-------------------------------------|
| m_axis_motion_tready | In        | 1     | Motion output ready                 |
| m_axis_motion_tuser  | Out       | 1     | Motion output Start-of-Frame signal |
| m_axis_motion_tlast  | Out       | 1     | Motion output End-of-Line signal    |

Table 2-6: AXI4-Stream Data Interface Signal Descriptions (Cont'd)

#### Video Data

The MANR core processes 8-bit YCC 422 data only. The corresponding AXI4-Stream TDATA width is fixed at 16 bits to accommodate 8 Luma and 8 bits Chroma.

#### **READY/VALID** Handshake

A valid transfer occurs whenever READY, VALID, and aresetn are high at the rising edge of aclk, as seen in Figure 2-2. During valid transfers, DATA only carries active video data. Blank periods and ancillary data packets are not transferred via the AXI4-Stream video protocol.

**Note:** When interfacing to an AXI4-Stream master interface using an aclken input, which is not permanently tied high, the two interfaces must be connected using the AXI4 FIFO core to avoid data corruption. See the *LogiCORE IP FIFO Generator Product Guide (PG057)*[Ref 2].

#### Guidelines on Driving VALID into Slave (Data Input) Interfaces

Once VALID is asserted, no interface signals except the core driving READY output may change value until the transaction completes (READY, VALID high on the rising edge of aclk). Once asserted, VALID may only be de-asserted after a transaction has completed. Transactions may not be retracted or aborted. In any cycle following a transaction, VALID can either be de-asserted or remain asserted to initiate a new transfer.



Figure 2-2: Example of READY/VALID Handshake, Start of a New Frame

#### **Guidelines on Driving READY into Master (Data Output) Interfaces**

The READY signal may be asserted before, during or after the cycle in which the core asserted VALID. The assertion of READY may be dependent on the value of VALID. A slave that can immediately accept data qualified by this VALID signal should pre-assert its slave TREADY signal until data is received.

Alternatively, READY can be registered and driven the cycle following VALID assertion. It is recommended that the AXI4-Stream slave should drive READY independently, or pre-assert READY to minimize latency.

#### Start of Frame Signals: m\_axis\_video\_tuser, s\_axis\_video\_tuser

The Start-Of-Frame (SOF) signal, physically transmitted over the AXI4-Stream TUSER0 signal, marks the first pixel of a video frame. The SOF pulse is one valid transaction wide, and must coincide with the first pixel of the frame, as seen in Figure 2-2. SOF serves as a frame synchronization signal, which allows downstream cores to re-initialize, and detect the first pixel of a frame. The SOF signal can be asserted an arbitrary number of aclk cycles before the first pixel value is presented on TDATA, as long as a VALID is not asserted.

The MANR core synchronizes the inputs so that SOF signals on the axis\_currframe and the axis\_prevframe inputs coincide. Synchronization takes place by de-asserting the axis\_prevframe\_tready signal if SOF is detected at the output of the internal FIFO buffering the axis\_prevframe interface.

At the same time, axis\_currframe\_tready is asserted, but samples from the axis\_currframe are dropped until SOF on the buffer output is sampled. Subsequently normal data processing can commence.

#### End of Line Signals: m\_axis\_video\_tlast, s\_axis\_video\_tlast

The End-Of-Line (EOL) signal, physically transmitted over the AXI4-Stream TLAST signal, marks the last pixel of a line. The EOL pulse is one valid transaction wide, and must coincide with the last pixel of a scan-line, as seen in Figure 2-3.



Figure 2-3: Use of EOL and SOF Signals

#### **Control Interface**

When configuring the core, there is an option to add an AXI4-Lite register interface to dynamically control the behavior of the core. The AXI4-Lite slave interface facilitates integrating the core into the processor system along with other AXI4-Lite compliant IP.

In a static configuration with a fixed set of parameters (constant (fixed-mode) configuration), the core can be instantiated without the AXI4-Lite control interface, which reduces the core footprint.

#### **Constant Configuration**

The constant configuration caters to users who will interface the core to a fixed input video source. In constant configuration, parameters such as the image resolution (number of active pixels per scan line and the number of active scan lines per frame) and the noise-reduction strength are hard coded into the core through the GUI. Because there is no AXI4-Lite interface, the core is not programmable, but can be reset using the aresetn port.

#### **AXI4-Lite Interface**

The AXI4-Lite interface enables dynamic control of parameters within the core. Core configuration can be accomplished using an AXI4-Stream master state machine, or an embedded ARM or soft system processor such as a MicroBlaze processor. The core can be controlled through the AXI4-Lite interface using read and write transactions to the register space. The AXI4-Lite interface signals are listed in Table 2-7.

| Nama          | Direction | Description                                                                                                                                                                                                                         |
|---------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name          | Direction | Description                                                                                                                                                                                                                         |
| s_axi_awaddr  | In        | AXI4-Lite Write Address Bus. The write address bus gives the address of the write transaction.                                                                                                                                      |
| s_axi_awvalid | In        | <ul> <li>AXI4-Lite Write Address Channel Write Address Valid. This signal indicates that valid write address is available.</li> <li>1 = Write address is valid.</li> <li>0 = Write address is not valid.</li> </ul>                 |
| s_axi_awready | Out       | <ul> <li>AXI4-Lite Write Address Channel Write Address Ready.</li> <li>Indicates core is ready to accept the write address.</li> <li>1 = Ready to accept address.</li> <li>0 = Not ready to accept address.</li> </ul>              |
| s_axi_wdata   | In        | AXI4-Lite Write Data Bus                                                                                                                                                                                                            |
| s_axi_wstrb   | In        | AXI4-Lite Write Strobes. This signal indicates which byte lanes to update in memory.                                                                                                                                                |
| s_axi_wvalid  | In        | <ul> <li>AXI4-Lite Write Data Channel Write Data Valid. This signal indicates that valid write data and strobes are available.</li> <li>1 = Write data/strobes are valid.</li> <li>0 = Write data/strobes are not valid.</li> </ul> |

| Table 2-7: | AXI4-Lite | Control | Bus | Signal | s |
|------------|-----------|---------|-----|--------|---|
|            |           | 001101  | Dus | 5.5    | - |

| Name          | Direction | Description                                                                                                                                                                                                                                                          |
|---------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| s_axi_wready  | Out       | <ul> <li>AXI4-Lite Write Data Channel Write Data Ready. Indicates core is ready to accept the write data.</li> <li>1 = Ready to accept data.</li> <li>0 = Not ready to accept data.</li> </ul>                                                                       |
| s_axi_bresp   | Out       | <ul> <li>AXI4-Lite Write Response Channel. Indicates results of the write transfer.</li> <li>00b = OKAY - Normal access has been successful.</li> <li>01b = EXOKAY - Not supported.</li> <li>10b = SLVERR - Error.</li> <li>11b = DECERR - Not supported.</li> </ul> |
| s_axi_bvalid  | Out       | AXI4-Lite Write Response Channel Response Valid.<br>Indicates response is valid.<br>1 = Response is valid.<br>0 = Response is not valid.                                                                                                                             |
| s_axi_bready  | In        | <ul> <li>AXI4-Lite Write Response Channel Ready. Indicates Master is ready to receive response.</li> <li>1 = Ready to receive response.</li> <li>0 = Not ready to receive response.</li> </ul>                                                                       |
| s_axi_araddr  | in        | AXI4-Lite Read Address Bus. The read address bus gives the address of a read transaction.                                                                                                                                                                            |
| s_axi_arvalid | In        | AXI4-Lite Read Address Channel Read Address Valid.<br>1 = Read address is valid.<br>0 = Read address is not valid.                                                                                                                                                   |
| s_axi_arready | Out       | AXI4-Lite Read Address Channel Read Address Ready.<br>Indicates core is ready to accept the read address.<br>1 = Ready to accept address.<br>0 = Not ready to accept address.                                                                                        |
| s_axi_rdata   | Out       | AXI4-Lite Read Data Bus                                                                                                                                                                                                                                              |
| s_axi_rresp   | Out       | AXI4-Lite Read Response Channel Response. Indicates<br>results of the read transfer.<br>00b = OKAY - Normal access has been successful.<br>01b = EXOKAY - Not supported.<br>10b = SLVERR - Error.<br>11b = DECERR - Not supported.                                   |
| s_axi_rvalid  | Out       | <ul> <li>AXI4-Lite Read Data Channel Read Data Valid. This signal indicates that the required read data is available and the read transfer can complete.</li> <li>1 = Read data is valid.</li> <li>0 = Read data is not valid.</li> </ul>                            |
| s_axi_rready  | In        | AXI4-Lite Read Data Channel Read Data Ready. Indicates<br>master is ready to accept the read data.<br>1 = Ready to accept data.<br>0 = Not ready to accept data.                                                                                                     |

| Table 2-7: | AXI4-Lite | <b>Control Bus</b> | Signals | (Cont'd) |
|------------|-----------|--------------------|---------|----------|
|            |           | control bus        | Signais |          |

### **Register Space**

The standardized Xilinx<sup>®</sup> Video IP register space is partitioned into control-, timing-, and core-specific registers, as described in Table 2-8.

| Table 2-8: | MANR | Registers |
|------------|------|-----------|
|------------|------|-----------|

| Address<br>(hex)<br>BASEADDR + | Register Name | Access<br>Type | Double<br>Buffered | Default<br>Value    | Register Description                                                                                                                                                                                            |
|--------------------------------|---------------|----------------|--------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0000                         | CONTROL       | R/W            | No                 | 0                   | b0: SW_ENABLE<br>b1: REG_UPDATE<br>b2: MTF_BYPASS<br>b30: FRAME_SYNC_RESET (1: reset)<br>b31: SW_RESET (1: reset)                                                                                               |
| 0x0004                         | STATUS        | R/W            | No                 | 0                   | b0: FRAME_STARTED<br>b1: FRAME_COMPLETE<br>b2: AXI4_SLAVE_ERROR                                                                                                                                                 |
| 0x0008                         | ERROR         | R/W            | Νο                 | 0                   | b0: CURR_EOL_EARLY<br>b1: CURR_EOL_LATE<br>b2: CURR_SOF_EARLY<br>b3: CURR_SOF_LATE<br>b4: PREV_EOL_EARLY<br>b5: PREV_EOL_LATE<br>b6: PREV_SOF_EARLY<br>b7: PREV_SOF_LATE<br>b8: PIXEL_CNT_TC<br>b9: LINE_CNT_TC |
| 0x000C                         | IRQ_ENABLE    | R/W            | No                 | •                   | b0: FRAME_STARTED_IRQ_EN<br>b1: FRAME_COMPLETE_IRQ_EN<br>b2: AXI4_SLAVE_ERROR_IRQ_EN                                                                                                                            |
| 0x0010                         | Version       | R              | No                 | 0x06000000          | 15-0: Reserved<br>23-16: VERSION_MINOR<br>31-24: VERSION_MAJOR                                                                                                                                                  |
| 0x0014                         | SYSDEBUG0     | R              | N/A                | 0                   | 31-0: Frame Throughput monitor                                                                                                                                                                                  |
| 0x0018                         | SYSDEBUG1     | R              | N/A                | 0                   | 31-0: Line Throughput monitor                                                                                                                                                                                   |
| 0x001C                         | SYSDEBUG2     | R              | N/A                | 0                   | 31-0: Pixel Throughput monitor                                                                                                                                                                                  |
| 0x0020                         | ACTIVE_SIZE   | R/W            | Yes                | Specified in<br>GUI | 12-0: Number of active pixels per<br>line<br>28-16: Number of active lines per<br>frame                                                                                                                         |
| 0x0100                         | MTF_Write     | W              | No                 | 0                   | 7-0: MTF Input Data<br>27-16 MTF Input Address                                                                                                                                                                  |

| Address<br>(hex)<br>BASEADDR + | Register Name | Access<br>Type | Double<br>Buffered | Default<br>Value    | Register Description                                        |
|--------------------------------|---------------|----------------|--------------------|---------------------|-------------------------------------------------------------|
| 0x0104                         | MTF_Active    | R/W            | Yes                | Specified in<br>GUI | 3-0: Internal MTF Bank currently in<br>use by MANR core     |
| 0x0108                         | Frame_Noise   | R              | N/A                | 0                   | Estimated Noise content of the last frame processed         |
| 0x010C                         | Frame_Motion  | R              | N/A                | 0                   | Global Estimated Motion content of the last frame processed |

Table 2-8: MANR Registers (Cont'd)

### Control (0x0000) Register

• Bit 0 of the CONTROL register, SW\_ENABLE, facilitates enabling and disabling the core from software. Writing '0' to this bit effectively disables the core halting further operations, which blocks the propagation of all video signals.

For the AXI4-Lite interface, after power up, or global reset, the SW\_ENABLE defaults to 0. The SW\_ENABLE flag is not synchronized with the AXI4-Stream interfaces. Enabling or disabling the core takes effect immediately, irrespective of the core processing status.

- Bit 1 of the CONTROL register, REG\_UPDATE is a semaphore for the host processor, which facilitates committing all updates to double-buffered user and timing registers simultaneously. One set of registers (the processor registers) is directly accessed by the processor interface, while the other set (the active set) is actively used by the core. New values written to the processor registers will get copied over to the active set at the end of the AXI4-Stream frame, if and only if REG\_UPDATE is set at the start of a new frame, indicated by the SOF signal. Setting REG\_UPDATE to 0 before updating multiple register values, then setting REG\_UPDATE to 1 when updates are completed ensures all registers are updated simultaneously at the frame boundary without causing image tearing. For the MANR core, only the ACTIVE\_SIZE (0x0020) and MTF\_ACTIVE (0x0104) registers are double-buffered.
- Bit 2 of the CONTROL register is the MTF\_BYPASS control bit. When this bit is set, noise-reduction is turned off.
- Bits 30 and 31 of the CONTROL register, FRAME\_SYNC\_RESET and SW\_RESET facilitate reset.
  - Setting SW\_RESET reinitializes the core to GUI default values; all internal registers and outputs are cleared and held at initial values until SW\_RESET is set to 0. The SW\_RESET flag is not synchronized with the AXI4-Stream interfaces. Resetting the core while frame processing is in progress causes image tearing. For applications where the reset functionality is desirable, but image tearing has to be avoided, a frame synchronized reset (FRAME\_SYNC\_RESET) is available.
  - Setting FRAME\_SYNC\_RESET to 1 resets the core at the end of the frame being processed, or immediately if the core is between frames when the

FRAME SYNC RESET was asserted. After reset, the FRAME SYNC RESET bit is automatically cleared, so the core can get ready to process the next frame of video as soon as possible.

The default value of both RESET bits is 0. Core instances with no AXI4-Lite control 0 interface can only be reset through the aresetn pin.

### STATUS (0x0004) Register

Bits of the STATUS register can be used to request an interrupt from the host processor. To facilitate identification of the interrupt source, bits of the STATUS register remain set after an event associated with the particular STATUS register bit, even if the event condition is not present at the time the interrupt is serviced. Bits of the STATUS register can be cleared individually by writing '1' to the bit position to be cleared.

- Bit 0 of the STATUS register, FRAME\_STARTED signals the processor that the core started processing a new video frame. This bit is set when a valid START OF FRAME signal was registered on s\_axis\_currframe\_tuser(0). If any user or timing register values were changed, this bit also signals that the core started using the set of register updates recently committed by REG\_UPDATE (Bit 1 of the CONTROL register).
- Bit 1 of the STATUS register, FRAME\_COMPLETE indicates that processing of a frame has completed. This bit is asserted when the core received all the pixel lines as programmed by the FRAME\_SIZE (0x0100) register.
- Bit 2 of the STATUS register, AXI4\_SLAVE\_ERROR indicates that one of the bits of the erro. ERROR registers were set by an AXI4-Stream error either on the previous or current frame inputs.

### ERROR (0x0008) Register

Table 2-9 describes the ERROR register bit.

| ERROR<br>Register Bit | Name           | Function                                                                                                                                                                                                                            |
|-----------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                     | CURR_EOL_EARLY | Indicates that s_axis_currframe_tlast was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |
| 1                     | CURR_EOL_LATE  | Indicates that s_axis_currframe_tlast was asserted<br>too late considering the previous TLAST pulse and the to the values<br>configured in the FRAME_SIZE register.                                                                 |
| 2                     | CURR_SOF_EARLY | Indicates that s_axis_currframe_tuser was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |

| ERROR<br>Register Bit | Name           | Function                                                                                                                                                                                                                            |
|-----------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3                     | CURR_SOF_LATE  | Indicates that s_axis_currframe_sof was asserted too late considering the previous SOF pulse and the to the values configured in the FRAME_SIZE register.                                                                           |
| 4                     | PREV_EOL_EARLY | Indicates that s_axis_prevframe_tlast was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |
| 5                     | PREV_EOL_LATE  | Indicates that s_axis_prevframe_tlast was asserted<br>too late considering the previous TLAST pulse and the to the values<br>configured in the FRAME_SIZE register.                                                                 |
| 6                     | PREV_SOF_EARLY | Indicates that s_axis_prevframe_tuser was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |
| 7                     | PREV_SOF_LATE  | Indicates that s_axis_prevframe_sof was asserted too late considering the previous SOF pulse and the to the values configured in the FRAME_SIZE register.                                                                           |
| 8                     | PIXEL_CNT_TC   | Indicates that the number of pixels per lines measured (number of valid pixels received between EOL pulses) is larger than the Horizontal Size specified in the Frame Maximum dimensions panel of the GUI.                          |
| 9                     | LINE_CNT_TC    | Indicates that the number of lines per frame measured (number<br>of EOL pulses between SOF pulses) is larger than the Vertical Size<br>specified in the Frame Maximum dimensions panel of the GUI.                                  |

Table 2-9: Error Register Bit Functions (Cont'd)

Bits of the ERROR register can be used to request an interrupt from the host processor indirectly. If any of the bits of the ERROR register transitions high, Bit 2 of the STATUS register (AXI4\_SLAVE\_ERROR) is also asserted. If the corresponding bit (Bit 2) of the IRQ\_ENABLE register is set, the event causes the IRQ pin to transition high, and remain high until the interrupt source in the ERROR register is cleared.

To facilitate identification of the interrupt source, bits of the ERROR register remain set after an event associated with the particular STATUS register bit, even if the event condition is not present at the time the interrupt is serviced. Bits of the ERROR register can be cleared individually by writing '1' to the bit position to be cleared.

### IRQ\_ENABLE (0x000C) Register

Bits 0-2 of the STATUS register can generate a host-processor interrupt request via the IRQ pin. The Interrupt Enable register facilitates selecting which bits of STATUS register asserts irq. Bits of the STATUS register are masked by (AND) corresponding bits of the IRQ\_ENABLE register. The resulting terms are combined (OR) together to generate IRQ.

#### Version (0x0010) Register

Bit fields of the Version Register facilitate software identification of the exact version of the hardware peripheral incorporated into a system. The core driver can take advantage of this Read-Only value to verify that the software is matched to the correct version of the hardware.

### SYSDEBUG0 (0x0014) Register

The SYSDEBUGO, or Frame Throughput Monitor, register indicates the number of frames processed since power-up or the last time the core was reset. The SYSDEBUG registers can be useful to identify external memory / Frame buffer / or throughput bottlenecks in a video system. Refer to Debug Tools in Appendix C for more information.

### SYSDEBUG1 (0x0018) Register

The SYSDEBUG1, or Line Throughput Monitor, register indicates the number of lines processed since power-up or the last time the core was reset. The SYSDEBUG registers can be useful to identify external memory / Frame buffer / or throughput bottlenecks in a video system. Refer to Debug Tools in Appendix C for more information.

### SYSDEBUG2 (0x001C) Register

The SYSDEBUG2, or Pixel Throughput Monitor, register indicates the number of pixels processed since power-up or the last time the core was reset. The SYSDEBUG registers can be useful to identify external memory / Frame buffer / or throughput bottlenecks in a video system. Refer to Debug Tools in Appendix C for more information.

### ACTIVE\_SIZE (0x0020) Register

The ACTIVE\_SIZE register encodes the number of active pixels per line and the number of active lines per frame. The lower half-word (bits 12:0) encodes the number of active pixels per line. The upper half-word (bits 28:16) encodes the number of active lines per frame.

Supported values for both are between 32 and the values provided by the user in the GUI. To avoid processing errors, restrict values written to ACTIVE\_SIZE to the range supported by the core instance.

### Motion Transfer Function (MTF) Access and Programming

Registers MTF\_Write (0x0100), MTF\_Active (0x0104) allow access to and programming of 16 programmable MTF locations. MTFs establish a relationship between pixel value changes between the current and the previous frames, and the temporal low-pass filtering that occurs at each pixel location. For best results, the MTF table contents should be matched to noise and motion content of the video sequence being processed.

The MANR core can store 16 MTFs simultaneously, each defined by 256 words of data, the first 128 words for the Luma MTF, and the second 128 words for the Chroma MTF. The core uses the MTF bank identified by bits 3-0 of register MTF\_Active. The first 8 MTF banks come pre-configured, with bank 0 pertaining to the MTF matched to a scene with little motion and heavy noise load, address 7 pertaining to the MTF matched to a scene with lots of motion and small noise load.

If none of the predefined Motion Transfer Functions fit the application, you can download custom MTFs to any of the 16 banks. To avoid image tearing, MTF\_Write and MTF\_Active should select different MTF banks.

Load the desired motion transfer function into the Motion Transfer bank through the MTF\_WRITE register. Loading the MTF involves writing one, some, or all of the 256 8-bit unsigned coefficient values within the range 0 through 255, specifying fixed point values in the 0.0-0.996 range. A coefficient of 0 specifies propagating the current value forward, without any temporal filtering (carried forward from the previous frame). Refer to Chapter 3, Designing with the Core for more information.

All 16 MTF tables can be fully or partially rewritten using the MTF\_Write (0x0100) register. Bits 7-0 of register MTF\_Write (0x0100) contain the data, in 8 bit, unsigned fixed-point format. The write address is encoded to bits 27-16. The lower 7 bits (22-16) of the address identify the intra-MTF address. Bit 8 of the address (bit 23 of MTF\_Write) selects between the Luma (0) or the Chroma (1) tables. Bits 27-24 determine the MTF table to be written to.

## Matching MTFs to Scene Content: The Frame\_Noise and Frame\_Motion Registers

To help dynamically select the MTF best fitting the scenario, the core reports the measured global motion and global noise content pertaining to the last frame processed. The values provided are not normalized per pixel, instead represent the frame as a whole. Thus, for the same noise variance and motion content, the larger the frame resolution, the larger the resulting register values become.

Separation of motion and noise is controlled by the current MTF selected. Pixel variations below the MTF= 0.5 are considered noise, above MTF=0.5 are considered motion. For two identical consecutive frames, both indicators return 0. For two consecutive frames with no motion but low variance noise, only the frame\_noise register should return a non-zero value.

### **Interrupt Subsystem**

STATUS register bits can trigger interrupts so embedded application developers can quickly identify faulty interfaces or incorrectly parameterized cores in a video system.

When the core is instantiated with an AXI4-Lite Control interface, the optional interrupt request pin (IRQ) is present. Events associated with bits of the STATUS register can generate a (level triggered) interrupt, if the corresponding bits of the interrupt enable register (IRQ\_ENABLE) are set. Once set by the corresponding event, bits of the STATUS register stay set until the user application clears them by writing '1' to the desired bit positions. Using this mechanism the system processor can identify and clear the interrupt source.

Without the AXI4-Lite interface, you can still benefit from the core signaling error and status events. By selecting the **Enable INTC Port** option, the core generates the optional intc\_if port. This vector of signals gives parallel access to the individual interrupt sources, as shown in Table 2-10. Unlike STATUS and ERROR flags, intc\_if signals are not held. They stay asserted only while the corresponding event persists.

| INTC_IF<br>Signal | Name             | Function                                                                                                                                                                                                                            |
|-------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                 | FRAME_STARTED    | Indicates that the core has started processing a new frame.                                                                                                                                                                         |
| 1                 | FRAME_COMPLETE   | Indicates that processing of a frame has completed. This bit is asserted when the core received all the pixel lines as programmed by the FRAME_SIZE (0x0100) register.                                                              |
| 2                 | AXI4_SLAVE_ERROR | Indicates a framing error on either the previous or current frame AXI4-Stream slave (input) interfaces.                                                                                                                             |
| 3                 | Reserved         | Reserved, reads back as 0.                                                                                                                                                                                                          |
| 4                 | CURR_EOL_EARLY   | Indicates that s_axis_currframe_tlast was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |
| 5                 | CURR_EOL_LATE    | Indicates that s_axis_currframe_tlast was asserted<br>too late considering the previous TLAST pulse and the to the values<br>configured in the FRAME_SIZE register.                                                                 |
| 6                 | CURR_SOF_EARLY   | Indicates that s_axis_currframe_tuser was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |
| 6                 | CURR_SOF_LATE    | Indicates that s_axis_currframe_sof was asserted too late considering the previous SOF pulse and the to the values configured in the FRAME_SIZE register.                                                                           |
| 8                 | PREV_EOL_EARLY   | Indicates that s_axis_prevframe_tlast was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |
| 9                 | PREV_EOL_LATE    | Indicates that s_axis_prevframe_tlast was asserted<br>too late considering the previous TLAST pulse and the to the values<br>configured in the FRAME_SIZE register.                                                                 |

#### Table 2-10: INTC\_IF Signal Functions

|  | INTC_IF<br>Signal | Name           | Function                                                                                                                                                                                                                            |
|--|-------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | 10                | PREV_SOF_EARLY | Indicates that s_axis_prevframe_tuser was asserted too early with respect to the values configured in the FRAME_SIZE register.<br>The expected position of this pulse is defined according to the source video resolution settings. |
|  | 11                | PREV_SOF_LATE  | Indicates that s_axis_prevframe_sof was asserted too late considering the previous SOF pulse and the to the values configured in the FRAME_SIZE register.                                                                           |
|  | 12                | PIXEL_CNT_TC   | Indicates that the number of pixels per lines measured (number of valid pixels received between EOL pulses) is larger than the Horizontal Size specified in the Frame Maximum dimensions panel of the GUI.                          |
|  | 13                | LINE_CNT_TC    | Indicates that the number of lines per frame measured (number<br>of EOL pulses between SOF pulses) is larger than the Vertical<br>Size specified in the Frame Maximum dimensions panel of the<br>GUI.                               |

Table 2-10: INTC\_IF Signal Functions (Cont'd)

In a system integration tool, the interrupt controller INTC IP can be used to register the selected INTC\_IF signals as edge triggered interrupt sources. The INTC IP provides functionality to mask (enable or disable), as well as identify individual interrupt sources from software. Alternatively, for an external processor or MCU, you can custom build a priority interrupt controller to aggregate interrupt requests and identify interrupt sources.

.al թ interrս,



## Designing with the Core

This chapter includes guidelines and additional information to make designing with the core easier.

## Theory of Operation

The noise reduction algorithm is implemented with a recursive temporal filter that uses a programmable motion transfer function (MTF) to control both the shape of the noise reduction curve, as well as the "strength" of the noise reduction.

First, the difference between the current and previous frames are calculated. The difference image is filtered by a 2D averaging FIR filter, using a 3x5 kernel. The absolute value of the low-pass filter output, the motion value, is affected to a greater extent by objects moving in or out of the kernel (motion) than random noise.

This motion value is used as an index to the MTF look-up table. The Motion Transfer Function reflects the probability density function of the noise superimposed on the stream. Assuming Gaussian noise, the S-curve shape of the MTF intends to minimize the error that motion is falsely characterized as noise.

Second, the value corresponding to the calculated motion value from the MTF is used as a multiplier to scale the pixel-by-pixel difference value. The resulting value is summed with the current frame pixel value, resulting in an output pixel that contains a percentage of the previous frame and the current frame. This same output is then written to memory and becomes the previous frame for the next cycle, thus forming a recursive filter. Consequently, the entire input frame is filtered in a recursive fashion, as shown in Figure 3-1.

For the MANR core, the above operation is carried out independently for luma and chroma channels. Separate engines are included for each channel. The sub-sampled Cr and Cb channels use this second engine. Switching between Cr and Cb is handled internally.



Figure 3-1: Motion Adaptive Noise Reduction

When the MANR core is used with an AXI4-Lite interface, the MTF function can be reprogrammed using an arbitrary function. Refer to Motion Transfer Function (MTF) Access and Programming in Chapter 2 for more information. Best results have been demonstrated by using the monotonically decreasing portion of Gaussian or exponential functions. The MANR core is initialized from the tool using an "exponential" shape for the MTF. This shape is then attenuated to provide the different possible noise reduction strengths available. The exponential shape provided has been shown to be effective at reducing noise while minimizing "smearing" or "ghosting" caused by the recursive nature of the filter.



The exponential transfer function is shown in Figure 3-2. The Y-axis denotes the amount of recursion, and the X-axis denotes the amount of motion.



The function shown is monotonically decreasing. This implies that the amount of recursion is inversely proportional to the amount of motion detected. For example, a large motion value of 63 would result in an output of 0 from the MTF. This would result in none of the previous pixel data being applied to the output data. A large motion value indicates that the pixel changes are most likely not due to noise; therefore the output image should consist of mostly or all of the current input image. Conversely, a small motion value results in a large output value from the MTF, hence incurs more recursion which results in more smoothing between the previous and current frames. Small changes in the pixel values from frame to frame are more likely due to noise than motion, and hence more of the previous image should be used to form the output image. The function also has a "knee" or "shelf" at the beginning of the curve. This maximizes recursion in the area of the curve where noise is most likely to occur, but the function rolls off quickly as the magnitude of the luma changes increase (indicating that actual motion is present).

Using this same shape, several "strengths" of noise reduction can be realized by applying an attenuation factor to the curve in Figure 3-2. This results in the same shape response, but varying degrees of recursion for the same shape. Shown in Figure 3-3 are example exponential MTFs with an attenuation of 0.75, 0.5, and 0.25 applied. The MANR core is generated with 8 initial MTFs preloaded into banks 0-7, with bank 0 containing the strongest, bank 7 containing the weakest setting. A strong MTF is well matched to a scenario with little motion and heavy noise load. A weak MTF is matched to a scenario with

much motion and small noise load. Selecting a particular strength initializes the MTF on power-up with that setting. The power-up MTF can always be overwritten at run time.



**IMPORTANT:** The MTF tables specify feedback coefficients pertinent to measured pixel differences in the range of 0 to 127 only. Any difference larger than 128 uses the value stored for 127. It is highly recommended to set last value of the table to 0, or a value close to 0.



The MANR core can store up to 16 MTF tables in memory. Only one table can be active in a given frame period. See MTF Storage and Switching in Chapter 3 for details.

### **General Design Guidelines**

#### **MTF Storage and Switching**

The MTF values are stored in block RAM internal to the MANR core. The block RAM can store up to 16 separate MTF curves. Separate MTF curves are stored for Y (Luma) and C (Chroma) channels.

Storing different MTFs can be useful in situations where the content being filtered differs in motion content. For example, a source might switch between a camera showing a fixed scene with little movement, to a more complex scene with many moving objects. One MTF

can be optimized for noise reduction, while another can balance noise reduction and motion artifact from recursion. The exponential curve with a solid line shown in Figure 3-3 could be made active when the scene has little motion (because this curve will have more recursion, and hence more smearing artifacts) while the "medium" curve could be used when the material has a large motion content. Using the AXI4-Lite interface enables switching between these curves on a frame-by-frame basis.

Xilinx provides eight pre-loaded MTF curves by default in the core. In addition, MTF values can be updated on a frame-by-frame basis, allowing a software application to easily control and optimize the MTF based on the expected source material and other conditions. To provide information about the content being processed, the MANR core measures estimated noise and motion content on a per-frame basis.

The application can periodically read out register values containing information on noise and motion, and select the active MTF bank that best matches the scenario, or download a custom MTF which is adapted to measurement data.

You can load custom MTFs into the remaining spaces in the block RAM, or overwrite the existing ones. Once overwritten, the default MTF is not available again unless the FPGA is reprogrammed. The MTF for each Y and C components consists of 128 discrete values that define the MTF curve. The MTF must be monotonically *decreasing*. This means that for large motion values, the MTF should output a small value; for small motion values, the MTF should output a small value; for small motion values, the MTF value at address 127 must be zero.

#### Input Interfaces

All video data is passed into the MANR core through two AXI4-Stream Video protocol interfaces. The intended use of the MANR core is to simultaneously access two frames that differ temporally by one frame period. These frames are referred to as the "current" and "previous" frames.

The current frame is accessed through the S\_AXIS\_CURRFRAME AXI4-Stream interface. The previous frame is accessed through the S\_AXIS\_PREVFRAME AXI4-Stream interface. Typically, the data source for this interface is a frame buffer. The MANR output frame must be fed back through external frame-buffer memory to become the previous frame during the next frame period.

All input and output AXI4-Stream interfaces use 8-bit YC data, transmitted over the TDATA of the input AXI4-Stream bus. Luma occupies bits 7:0; and chroma occupies bits 15:8. The MANR uses internal FIFOs and the AXI4-Stream flow-control to synchronize incoming data from these two interfaces.

#### Input Stream Synchronization

Ideally, the two input streams should be synchronized, so that the first valid data beat provided to the MANR core on both the previous and current frame inputs start with the Start of Frame (SOF, TUSER0) signal asserted.

If this condition is not met, the MANR core attempts to synchronize the channels based on the assumption that the stream feeding the current frame input can not be held off, such as a stream originating from a HDMI input or an image sensor, but the stream connected to the previous frame input can be held off by back pressure.

While synchronizing, the MANR core always keeps TREADY asserted on the current frame input to avoid upstream cores to the current frame input to saturate and drop data.

If SOF is not present for the first valid sample on the previous frame AXI4-Stream interface, the MANR core asserts TREADY on the interface, and purges the stream until SOF is captured. At this point, it deasserts TREADY, and holds up the previous frame input until SOF is captured on the current input.

The core continues to monitor the synchronized behavior of the current and previous frame inputs while processing frames. A similar synchronization mechanism is employed to synchronize End-of-Line (EOL, TLAST) signals.

With these synchronization mechanisms at place, the MANR core can now recover from cable disconnect, reconnect, or the system starting with a partial frame.

#### **Output Interfaces**

Video data is passed from the MANR core through three AXI4-Stream interfaces. Because the MANR operates as a recursive temporal filter, the output frame must be written into memory, where it is available as the previous frame during the next frame period. The m\_axis\_mem AXI4-Stream interface should be used for writing the frame to the frame buffer.

In addition to writing data back to memory, the same processed output video data is available on the optional m\_axis\_output AXI4-Stream interface, for optional use by downstream processing blocks.

A third AXI4-Stream output interface provides the motion data for optional use by downstream processing blocks. It is available on the optional m\_axis\_motion AXI4-Stream interface.

Figure 3-4 shows a typical use-case including the use of the AXI-VDMA block for external memory access.



#### Interrupts

The MANR core provides an internal interrupt controller with masking and enable features.

The core can generate a FRAME\_STARTED interrupt, indicating that it has finished processing the previous frame and started working on a new frame. This signal can be useful for software to manage the core in the context of a larger pipeline.

### **Use Models**

Two examples are provided in this section that show the core usage for noise reduction only, and as the noise-reduction engine and motion-detection engine for a larger system.

Regardless of the application, the MANR core must have access to external memory using the AXI VDMA core. The recursive nature of the filter requires that the current output frame of the core be written to memory to be stored and used as the previous frame for the next set of calculations.

In Figure 3-5 and Figure 3-6, thick lines are used to indicate video data flow in the system.

#### **Use Model 1: Noise Reduction Application**

Figure 3-5 shows an example where the MANR is used exclusively to reduce noise. In this case, streaming video data (current frames) is propagated to the MANR core directly, while previous frames are provided by the AXI-VDMA block.

Video data originates at a video source (for example, an HDMI technology source or an image sensor), with periodic timing, such as sync and blanking signals. The data might need to be pre-processed with Xilinx color-space-converter or chroma re-sampler cores to YCC422 format. Further processing can be undertaken before or after the MANR core.

The AXI-VDMA in Figure 3-5 handles the temporal feedback path. It takes the MANR output for storage as the previous frame input. Also, the bidirectional AXI-VDMA feeds the previous frame back into the core.

The timing controller shown in Figure 3-5 detects the video resolution, and make the detection results available for the system processor. The system processor distributes the resolution to the system components and programs, and initializes the frame-buffer mechanism in the AXI-VDMA.

The AXI4-Stream to Video Out module, after being configured, waits for the streaming video, then enables the Video Timing Controller (VTC) generator side to generate periodic video output timing signals.

When a system processor is not available, it is also possible to create a MANR sub-system to process video with pre-defined resolution. By configuring the constituent cores for no AXI4-Lite interface, the GUI allows you to specify one supported video resolution.



#### **Use Model 2: Noise Reduction and Motion Detection**

In Figure 3-6, the MANR is used to calculate and provide motion (change) data and noise reduction in a simple video processing system. The implicit link from the MANR to the (generic) Image Processing block includes video data and pixel motion information which can be used by this target block.

In this example, as in Figure 3-5, the MANR core noise-reduces the incoming video from a camera, or other period video source. However, in Figure 3-6, the MANR core also provides the video and motion data to a processing module through the AXI4-Stream output ports

m\_axis\_output and m\_axis\_motion for additional processing of the motion and image data. Typical examples include an Image Characterization block (which makes use of the video data and the motion data outputs) or a Video Scaler block (which only uses the video data).

The MANR output streams can be passed to the Motion and Video Processing module(s) either directly, or indirectly through VDMA interfaces. When the VDMA output is written to memory, the a\_axis\_output stream may remain unused, because frame data has already been written to memory through the mem\_out stream. Another pair of VDMA read ports can be used to read out motion and frame data from the frame buffer, isolating the input frame rate from the output frame rate.



### Clocking

The MANR core has one clock (aclk) that is used to clock the datapath of the entire core, and one optional clock, s\_axi\_aclk, which is used as the clock source for the optional AXI4-Lite interface.

### **MANR Control and Timing**

After reset, when using the AX4-Lite Control interface, you should initialize the registers to set up the frame size. Next, optional loading of an MTF can be done if the pre-loaded MTFs

are not sufficient. Prior to enabling the MANR, ensure that the current and previous frame buffer locations are initialized with valid video data. This can be accomplished by enabling the core and enabling bypass mode in the control register. After a full frame has been committed to memory, as indicated by STATUS register bit 0, the bypass mode can be disabled and normal operation can begin. Figure 3-7 illustrates MANR initialization.



### **Protocol Description**

The register interface is compliant with the AXI4-Lite interface. The video and motion input and output interfaces are compliant with AXI4-Stream Video protocol.



## Customizing and Generating the Core

This chapter includes information on the Vivado<sup>®</sup> Design Suite to customize and generate the core.

## **Vivado Integrated Design Environment**

You can customize the IP for use in your design by specifying values for the various parameters associated with the IP core using the following steps:

- 1. Select the IP from the IP catalog.
- 2. Double-click on the selected IP or select the Customize IP command from the toolbar or popup menu.

For details, see the sections, "Working with IP" and "Customizing IP for the Design" in the *Vivado Design Suite User Guide: Designing with IP* (UG896) [Ref 7] and the "Working with the Vivado IDE" section in the *Vivado Design Suite User Guide: Getting Started* (UG910) [Ref 9].

If you are customizing and generating the core in the Vivado IP Integrator, see the Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator (UG994) [Ref 10] for detailed information. IP Integrator might auto-compute certain configuration values when validating or generating the design. To check whether the values do change, see the description of the parameter in this chapter. To view the parameter value you can run the validate\_bd\_design command in the tcl console.

*Note:* Figures in this chapter are illustrations of the Vivado IDE. This layout might vary from the current version.

### Interface

The Xilinx® Motion Adaptive Noise Reduction (MANR) LogiCORE<sup>™</sup> IP is easily configured to meet the developer's specific needs through the Vivado Design Suite Graphical User Interface (GUI). This section provides a quick reference to parameters that can be configured at generation time. Figure 4-1 shows the parameters for the MANR core in the Customize IP dialog box.

| Occumentation 📄 IP Location |                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Show disabled ports         | Component Name       v_marr_v6_0_0         Interface Selection       Include AXI4-Lite Interface         Include INTC Interface       Include INTC Interface         Preset Noise Reduction Strength       None         Small       Medium         Strong       Aggressive         Frame Maximum/Present Dimesnions       Horizontal Size (Pixels)         Horizontal Size (Lines)       2048       Range: 324096 |  |

Figure 4-1: Customize IP Dialog Box

The Customize IP dialog box displays a representation of the IP symbol on the left side, and the parameter assignments on the right side, which are described as follows:

• **Component Name:** The component name is used as the base name of output files generated for the module. Names must begin with a letter and must be composed from characters: a to z, A to Z, 0 to 9 and "\_".

*Note:* The name "v\_manr\_v6\_1" is not allowed.

- Noise Reduction Strength: This parameter selects the default MTF. The MTF is initialized according to one of the following settings. The MTF is fully programmable, and the initial values specified during core generation can easily be overridden by programming the desired MTF at run time.
- Frame Maximum/Preset Dimensions: These fields represent the maximum anticipated rectangle size on the input and output of the MANR core. The rectangle can vary from 32x32 through 4096x4096. When the core is being used in Fixed mode (AXI4\_LITE is disabled), these figures represent the fixed frame dimensions.
- Optional Features:
  - AXI4-Lite Register Interface: When selected, the core is generated with an AXI4-Lite interface, which gives access to dynamically program and change

processing parameters. For more information, see Control Interface in Chapter 2.

• **INT\_IF interface:** When selected, interrupts are generated on this bus. See Interrupt Subsystem in Chapter 2 for more details.

#### **Output Generation**

For details, see "Generating IP Output Products" in the *Vivado Design Suite User Guide: Designing with IP* (UG896).



## Constraining the Core

## **Required Constraints**

The only constraints required are clock frequency constraints for the video clock, clk, and the AXI4-Lite clock, s\_axi\_aclk. Paths between the two clock domains should be constrained with a max\_delay constraint and use the datapathonly flag, causing setup and hold checks to be ignored for signals that cross clock domains. These constraints are provided in the XDC constraints file included with the core.



## C Model Reference

**XILINX** 

This chapter introduces the bit accurate C model for the Motion Adaptive Noise Reduction core, which has been developed primarily for system-level modeling. Features of this C model include:

- Bit accurate with v\_manr\_v6\_1 core
- Library module for the MANR core function
- Available for 32 and 64-bit Windows and 32 and 64-bit Linux platforms
- Supports all features of the HW core that affect numerical results
- Designed for rapid integration into a larger system model
- Example application C code is provided to show how to use the function

#### **Overview**

The bit accurate C model for the LogiCORE<sup>™</sup> IP MANR can be used on 32/64-bit Windows and 32/64-bit Linux platforms. The model is comprised of a set of C functions, which reside in a statically linked library (shared library). Full details of the interface to these functions are provided in Interface, page 41.

The main features of the C model package are:

- **Bit Accurate C Model** produces the same output data as the MANR core on a frame-by-frame basis. However, the model is not cycle accurate, as it does not model the core's latency or its interface signals.
- **Application Source Code** uses the model library function. This can be used as example code showing how to use the library function. However, it also serves these purposes:
  - Input .yuv file is processed by the application; 8-bit YUV422 format accepted.
  - **Output .yuv file** is generated by the application; 8-bit YUV422 format generated.
  - **Report.txt file** is generated for run time status and error messages.

### **Unpacking and Model Contents**

Unzip the v\_manr\_v6\_1\_bitacc\_model file, containing the bit accurate models for the MANR IP Core. This creates the directory structure and files in Table 6-1.

| File Name                            | Contents                                                                                                       |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Makefile                             | Makefile for running gcc via make for 32-bit and 64-bit Linux platforms                                        |
| v_manr_v6_1_bitacc_cmodel.h          | Model header file                                                                                              |
| yuv_utils.h                          | Header file declaring the YUV image / video<br>container type and support functions including<br>.yuv file I/O |
| rgb_utils.h                          | Header file declaring the RGB image / video container type and support functions                               |
| bmp_utils.h                          | Header file declaring the bitmap (.bmp) image file I/O functions.                                              |
| video_utils.h                        | Header file declaring the generalized image / video container type, I/O and support functions                  |
| video_fio.h                          | Header file declaring support functions for test bench stimulus file I/O                                       |
| run_bitacc_cmodel.c                  | Example code calling the C model                                                                               |
| run_bitacc_cmodel_config.c           | Example code calling the C model – uses command line and config file arguments                                 |
| run_bitacc_cmodel.sh                 | Bash shell script that compiles and runs the model.                                                            |
| files included in the lin64.zip file | Precompiled bit accurate ANSI C reference model for simulation on 64-bit Linux platforms.                      |
| libIp_v_manr_v6_1_bitacc_cmodel.so   | Model shared object library                                                                                    |
| run_bitacc_cmodel                    | 64-bit Windows fixed configuration executable                                                                  |
| files included in the lin.zip file   | Precompiled bit accurate ANSI C reference model for simulation on 32-bit Linux platforms.                      |
| libIp_v_manr_v6_1_bitacc_cmodel.so   | Model shared object library                                                                                    |
| run_bitacc_cmodel                    | 32-bit Windows fixed configuration executable                                                                  |
| files included in the nt64.zip file  | Precompiled bit accurate ANSI C reference model for simulation on 64-bit Windows platforms.                    |
| libIp_v_manr_v6_1_bitacc_cmodel.dll  | Precompiled library file for 64-bit Windows platforms compilation                                              |
| libIp_v_manr_v6_1_bitacc_cmodel.lib  | Precompiled library file for 64-bit Windows platforms compilation                                              |
| run_bitacc_cmodel.exe                | 64-bit Windows fixed configuration executable                                                                  |



| File Name                           | Contents                                                                                    |
|-------------------------------------|---------------------------------------------------------------------------------------------|
| files included in the nt.zip file   | Precompiled bit accurate ANSI C reference model for simulation on 32-bit Windows platforms. |
| libIp_v_manr_v6_1_bitacc_cmodel.dll | Precompiled library file for 32-bit Windows platforms compilation                           |
| libIp_v_manr_v6_1_bitacc_cmodel.lib | Precompiled library file for 32-bit Windows platforms compilation                           |
| run_bitacc_cmodel.exe               | 32-bit Windows fixed configuration executable                                               |
| ./examples                          |                                                                                             |
| video_in.yuv                        | Example YUV input file, resolution 1280Hx720V                                               |
| video_in.hdr                        | Header file for video_in.yuv                                                                |
| video_in_128x128.yuv                | Example YUV input file, resolution 128Hx128V                                                |
| video_in_128x128.hdr                | Header file for video_in_128x128.yuv                                                        |

Table 6-1: Directory Structure and Files of MANR C Model (Cont'd)

### **Software Requirements**

The MANR C models were compiled and tested with the software listed in Table 6-2.

| Table 6-2: | Compilation Tools for the Bit Accurate C Models |
|------------|-------------------------------------------------|
|------------|-------------------------------------------------|

| Platform          | C Compiler                   |
|-------------------|------------------------------|
| 32/64-bit Linux   | GCC 4.1.1                    |
| 32/64-bit Windows | Microsoft Visual Studio 2008 |

### Interface

The MANR core function is a statically linked library. A higher level software project can make function calls to this function:

```
int xilinx_ip_v_manr_v6_1_bitacc_simulate(
    struct xilinx_ip_v_manr_v6_1_generics *generics,
    struct xilinx_ip_v_manr_v6_1_inputs *inputs,
    struct xilinx_ip_v_manr_v6_1_outputs* outputs).
```

Before using the model, the structures holding the inputs, generics and output of the MANR instance must be defined:

```
struct xilinx_ip_v_manr_v6_1_generics manr_generics;
struct xilinx_ip_v_manr_v6_1_inputs manr_inputs;
struct xilinx_ip_v_manr_v6_1_outputs* manr_outputs
```

The declaration of these structures are in the v\_manr\_v6\_1\_bitacc\_cmodel.h file.

Before making the function call, complete these steps:

1. Populate the *generics* structure:

**nr\_strength** - Between 0 and 7. Describes the strength of the initial noise reduction filter: 0 = Strongest, 7=Weakest.

2. Populate the *inputs* structure to define the values of run time parameters:

*Note:* This function processes *one frame at a time*.

video\_in - Video structure that comprises these elements:

- **bits\_per\_component** Must be set to 8.
- **cols** Horizontal image size: 32 to 1920.
- rows Vertical image size: 32 to 1080.
- frames Set to 1; this function processes one frame at a time.
- **mode** Defines the chroma format (RGB, YUV422, and so on); see Table 6-4. This core can only process YC422.
- **data** This is the frame of video data to be processed, arranged in raster form.
- **mtf** MTF Look-up table. This is a 1D array of 64 integers in the range 0 to 255, which represents the Motion Transfer Function.
- 3. Populate the mtf variable. The variable mimics the internal MTF storage of the core, and is declared as extern int mtf[16][64]; in v\_manr\_v6\_1\_bitacc\_cmodel.h.
- 4. Populate the *outputs* structure.
  - **video\_out** Video structure that comprises the same elements as the video\_in structure element described previously.

**Note:** The video\_in variable is not initialized because the initialization depends on the actual test image to be simulated. The next section describes the initialization of the video\_in structure.

Results are provided in the outputs structure, which contains the output video data in the form of type video\_struct. After the outputs have been evaluated or saved, dynamically allocated memory for input and output video structures must be released. See Delete the Video Structure, page 44 for more information. Successful execution of all provided functions return a value of 0. Otherwise, a non-zero error code indicates that problems were encountered during function calls.

#### Input and Output Video Structure

Input images or video streams can be provided to the MANR reference model using the general purpose video\_struct structure, defined in video\_utils.h:

```
struct video_struct{
    int frames, rows, cols, bits_per_component, mode;
    uint16*** data[5]; };
```

| Table 6-3: | Member   | Variables | of the | Video | Structure |
|------------|----------|-----------|--------|-------|-----------|
| TUDIC 0 J. | WICHINCI | variabics | or the | VIGCO | Junucuic  |

| Member Variable   | Designation                                                                                                                                                                                                                                                                                                     |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Frames            | Number of video/image frames in the data structure                                                                                                                                                                                                                                                              |
| Rows              | Number of rows per frame <sup>(1)</sup>                                                                                                                                                                                                                                                                         |
| Cols              | Number of columns per line <sup>(1)</sup>                                                                                                                                                                                                                                                                       |
| Bit_per_component | Number of bits per color channel/component. All image planes are assumed to have the same color/component representation.<br>Maximum number of bits per component is 16.                                                                                                                                        |
| Mode              | Contains information about the designation of data planes. Named constants to be assigned to mode are listed in Table 6-4.                                                                                                                                                                                      |
| Data              | Set of five pointers to three dimensional arrays containing data for<br>image planes. Data is in 16-bit unsigned integer format accessed as<br>data[plane][frame][row][col]. In the MANR C model case, only one<br>frame is processed at any one time. Consequently, the '[frame]' index<br>is always set to 0. |

1. Pertaining to the image plane with the most rows and columns, such as the luminance channel for YUV data. Frame dimensions are assumed constant through all frames of the video stream, however, different planes, such as Y,U and V can have different dimensions.

| and v car  |                                                                               |
|------------|-------------------------------------------------------------------------------|
| Table 6-4: | Named Constants for Video Modes With Corresponding Planes and Representations |

| Mode                       | Planes | Video Representation                                                      |
|----------------------------|--------|---------------------------------------------------------------------------|
| FORMAT_MONO                | 1      | Monochrome – luminance only                                               |
| FORMAT_RGB                 | 3      | RGB image/video data                                                      |
| FORMAT_C444                | 3      | 444 YUV, or YCbCr image/video data                                        |
| FORMAT_C422 <sup>(1)</sup> | 3      | 422 format YUV video, (U,V chrominance channels horizontally sub-sampled) |
| FORMAT_C420                | 3      | 420 format YUV video, ( U,V sub-sampled both horizontally and vertically) |
| FORMAT_MONO_M              | 3      | Monochrome (luminance) video with motion                                  |
| FORMAT_RGBA                | 4      | RGB image/video data with alpha (transparency) channel                    |
| FORMAT_C420_M              | 5      | 420 YUV video with motion                                                 |
| FORMAT_C422_M              | 5      | 422 YUV video with motion                                                 |
| FORMAT_C444_M              | 5      | 444 YUV video with motion                                                 |
| FORMAT_RGBM                | 5      | RGB video with motion                                                     |

1. Supported by the MANR core.

#### Working With Video\_struct Containers

The header file video\_utils.h defines functions to simplify access to video data in video\_struct.

```
int video_planes_per_mode(int mode);
int video_rows_per_plane(struct video_struct* video, int plane);
int video_cols_per_plane(struct video_struct* video, int plane);
```

The function video\_planes\_per\_mode returns the number of component planes defined by the mode variable, as described in Table 6-4. The functions video\_rows\_per\_plane and video\_cols\_per\_plane return the number of rows and columns in a given plane of the selected video structure. The following example demonstrates using these functions in conjunction to process all pixels within a video stream stored in variable in\_video:

```
for (int frame = 0; frame < in_video->frames; frame++) {
  for (int plane = 0; plane < video_planes_per_mode(in_video->mode); plane++) {
    for (int row = 0; row < rows_per_plane(in_video,plane); row++) {
      for (int col = 0; col < cols_per_plane(in_video,plane); col++) {
      // User defined pixel operations on
      // in_video->data[plane][frame][row][col]
      }
    }
}
```

#### **Delete the Video Structure**

Large arrays such as the video\_in element in the video structure must be deleted to free up memory.

The following example function is defined as part of the video\_utils package.

```
void free_video_buff(struct video_struct* video)
{
    int plane, frame, row;
    if (video->data[0] != NULL) {
        for (plane = 0; plane <video_planes_per_mode(video->mode); plane++) {
            for (frame = 0; frame < video->frames; frame++) {
                for (row = 0; row<video_rows_per_plane(video,plane); row++) {
                    free(video->data[plane][frame][row]);
                }
            free(video->data[plane][frame]);
                }
            free(video->data[plane]);
            free(video->
```

This function can be called as follows:

free\_video\_buff ((struct video\_struct\*) &manr\_outputs.video\_out);

}

### **Example Code**

An example C file, run\_bitacc\_cmodel.c, is provided along with the lin32, lin64, NT32 and NT64 executables for this example. This C file has these characteristics:

• Contains an example of how to write an application that makes a function call to the MANR C model core function.

Contains an example of how to populate the video structures at the input and output, including allocation of memory to these structures.

- Uses a YUV or BMP file reading function to extract video information for use by the model.
- Uses a YUV or BMP file writing function to provide an optional output YUV file, which allows you to visualize the result of the MANR operation.

The delivered model extracts a number of frames from the specified .yuv or .bmp input file, removes noise from this video stream, and outputs the noise reduced stream in the specified .yuv or .bmp output file. For BMP input processing, separate files should be provided for the current and previous inputs. The example code contains simple color-space converters (RGB to YUV, YUV to RGB) and chroma re-samplers (YUV444 to YUV422, YUV422 to YUV444) to facilitate MANR simulations.

The MANR algorithm is temporally recursive. Motion is determined by comparing the current frame with the previous frame. For the first input frame, there is no previous frame, so the first output frame always shows zero motion.

The MTF (motion transfer function) determines the level to which each of the two frames contributes to the output frame. The nr\_strength parameter selects between five different MTF characteristics. These functions are coded into the wrapper function run\_bitacc\_cmodel.c.

### Initializing the MANR Input Video Structure

In the example code wrapper, data is assigned to a video structure by reading from a .yuv video file. This file is described in C Model Example I/O Files, page 46. The yuv\_utils.h and video\_utils.h header files packaged with the bit accurate C models contain functions to facilitate file I/O. The run\_bitacc\_cmodel example code uses these functions to read from the YUV file.

#### YUV Image Files

The header yuv\_utils.h file declares functions that help access files in standard YUV format. It operates on images with three planes (Y, U and V). The following functions operate on arguments of type yuv8\_video\_struct, which is defined in yuv\_utils.h.

```
int write_yuv8(FILE *outfile, struct yuv8_video_struct *yuv8_video);
int read_yuv8(FILE *infile, struct yuv8_video_struct *yuv8_video);
```

Exchanging data between yuv8\_video\_struct and general video\_struct type frames/videos is facilitated by functions:

**Note:** All image/video manipulation utility functions expect both input and output structures to be initialized. For example, pointing to a structure to which memory has been allocated, either as static or dynamic variables. Moreover, the input structure must have the dynamically allocated container (data or y ,u, v) structures already allocated and initialized with the input frame(s). If the output container structure is pre-allocated at the time of the function call, the utility functions verify and generate an error if the output container size does not match the size of the expected output. If the output container structure is not pre-allocated, the utility functions create the appropriate container to hold results.

### C Model Example I/O Files

#### **Input Files**

- <input\_filename>.yuv (Optional: for example, video\_in.yuv, video\_in\_128x128.yuv).
  - Standard 8-bit YUV file format. Entire Y plane followed by entire Cb plane, followed by the entire Cr plane.
  - Can be viewed in a YUV player.
  - No header.

#### **Output Files**

- <output\_filename>.yuv (Optional; for example, video\_out.yuv).
  - Standard 8-bit 4:2:2 yuv file format. Entire Y plane followed by entire Cb plane, followed by the entire Cr plane.
  - Can be viewed in a YUV player.

#### Compiling the MANR C Model With Example Wrapper

#### Linux (32/64 bits)

For 64-bit Linux, cd into the /lin64 directory. From there, run the command:

gcc -m64 -x c++ ../run\_bitacc\_cmodel.c -o run\_bitacc\_cmodel -L. -llp\_v\_manr\_v6\_1\_bitacc\_cmodel -Wl,-rpath,.

When using 32-bit Linux, cd into the /lin directory, and run with the '-m32' switch:

```
gcc -m32 -x c++ ../run_bitacc_cmodel.c -o run_bitacc_cmodel -L.
-lIp_v_manr_v61_bitacc_cmodel -Wl,-rpath,.
```

To run either 32- or 64-bit executables:

- 1. Set your LD\_LIBRARY\_PATH environment variable to the location of the two .so libraries.
- 2. Execute as follows:

./run\_bitacc\_cmodel video\_in.yuv video\_out.yuv 10 1280 720 2 1

#### Windows (32/64-bits)

The v\_manr\_v6\_1\_bitacc\_cmodel.zip file includes all the necessary files required to compile the top-level demonstration code run\_bitacc\_cmodel.c with an ANSI C compliant compiler under Windows.

This section includes an example using Microsoft Visual Studio.

In Visual Studio, create a new, empty Win32 Console Application project. In the appropriate project folders, add the following files:

- v\_manr\_v6\_1\_bitacc\_cmodel.h
- libIp\_v\_manr\_v6\_1\_bitacc\_cmodel.lib
- run\_bitacc\_cmodel.c

To run either 32- or 64-bit executables:

- 1. Cd to a location that includes all the following files
  - run\_bitacc\_cmodel.exe (or the executable file generated by your compiler)
  - o libIp\_v\_manr\_v6\_1\_bitacc\_cmodel.dll
- 2. Execute as follows:

For example:

run\_bitacc\_cmodel video\_in.yuv video\_out.yuv 10 1280 720 2 2

#### Compile/Run Shell Script

To compile the example code, use the cd command to go to the directory where the header files, the library files and run\_bitacc\_cmodel.c were unpacked. The libraries and

header files are referenced during the compilation and linking process. They are in the /lin64 directory. Use the cd command to go into the lin/lin64 directory and execute the bash shell script that compiles the project using the GNU C Compiler and runs it:

bash run\_bitacc\_cmodel.sh

The bash script text is provided here:

| #!/bin/bash                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| *****                                                                                                                                                    |
| # Compile model and libraries                                                                                                                            |
| ****                                                                                                                                                     |
| <pre>gcc -x c++/run_bitacc_cmodel.c -o run_bitacc_cmodel -LlIp_v_manr_v6_1_bitacc_cmodel<br/>-Wl,-rpath,</pre>                                           |
| ****************                                                                                                                                         |
| # Run model.                                                                                                                                             |
| # Usage:                                                                                                                                                 |
| <pre># ./run_bitacc_model -y <input_file>.yuv -h <hsize> -v <vsize> -f &lt;#frames&gt; -n <nr_strength></nr_strength></vsize></hsize></input_file></pre> |
| # NR_strength:                                                                                                                                           |
| # 0 = None                                                                                                                                               |
| # 1 = Weak                                                                                                                                               |
| # 2 = Medium                                                                                                                                             |
| # 3 = Strong                                                                                                                                             |
| # 4 = Aggressive                                                                                                                                         |
| # Example:                                                                                                                                               |
| # ./run_bitacc_cmodel -y/video_in.yuv -h 1280(-v 720)-f 10 -n 2<br>####################################                                                  |
| ./run_bitacc_cmodel -y/video_in.yuv -h 1280 -v 720 -f 10 -n 2                                                                                            |
| You can customize this shell script.                                                                                                                     |
|                                                                                                                                                          |



## Simulation

This chapter contains information about simulating IP in the Vivado® Design Suite environment. For comprehensive information about Vivado simulation components, as well as information about using supported third party tools, see the *Vivado Design Suite User Guide: Logic Simulation* (UG900) [Ref 11].



## Synthesis and Implementation

For details about synthesis and implementation, see "Synthesizing IP" and "Implementing s, ,Desi (IP" in the Vivado Design Suite User Guide: Designing with IP (UG896) [Ref 7].

Motion Adaptive Noise Reduction v6.1 PG006 December 18, 2013



## Detailed Example Design

No example design is available for the Motion Adaptive Noise Reduction core at the time.

For a comprehensive listing of the latest Video and Imaging application notes, white papers, reference designs and related IP cores, see the Video and Imaging Resources page:

www.xllink.com/esp/video/refdes\_listing.htm

Motion Adaptive Noise Reduction v6.1 PG006 December 18, 2013



### **XILINX**

## Test Bench

This chapter contains information about the provided test bench in the Vivado® Design Suite environment.

## **Demonstration Test Bench**

A demonstration test bench is provided with the core which enables you to observe core behavior in a typical scenario. This test bench is generated together with the core in Vivado Design Suite. You are encouraged to make simple modifications to the configurations and observe the changes in the waveform.

#### Directory and File Contents

The following files are expected to be generated in the in the demonstration test bench output directory:

- axi4lite mst.v ٠
- axi4s video mst.v
- axi4s video slv.v
- ce\_generator.v
- tb\_<IP\_instance\_name>.v

#### **Test Bench Structure**

The top-level entity is tb\_<IP\_instance\_name>.

It instantiates the following modules:

DUT

The <IP> core instance under test.

axi4lite mst

The AXI4-Lite master module, which initiates AXI4-Lite transactions to program core registers.

axi4s\_video\_mst

The AXI4-Stream master module, which generates ramp data and initiates AXI4-Stream transactions to provide video stimuli for the core and can also be used to open stimuli files generated from the reference C models and convert them into corresponding AXI4-Stream transactions.

To do this, edit tb\_<IP\_instance\_name>.v:

a. Add define macro for the stimuli file name and directory path define STIMULI\_FILE\_NAME<path><filename>.

b. Comment-out/remove the following line: MST.is\_ramp\_gen(`C\_ACTIVE\_ROWS, `C\_ACTIVE\_COLS, 2); and replace with the following line: MST.use\_file(`STIMULI\_FILE\_NAME);

For information on how to generate stimuli files, see Chapter 4, C Model Reference.

• axi4s\_video\_slv

The AXI4-Stream slave module, which acts as a passive slave to provide handshake signals for the AXI4-Stream transactions from the core output, can be used to open the data files generated from the reference C model and verify the output from the core.

To do this, edit tb\_<IP\_instance\_name>.

- a. Add define macro for the golden file name and directory path define GOLDEN\_FILE\_NAME "<path><filename>".
- b. Comment out the following line: SLV.is\_passive; and replace with the following line: SLV.use\_file(`GOLDEN\_FILE\_NAME);

For information on how to generate golden files, see Chapter 4, C Model Reference.

• ce\_gen

Programmable Clock Enable (ACLKEN) generator.



### Appendix A

# Verification, Compliance, and Interoperability

his appendix includes details on simulation and testing.

### Simulation

A parameterizable test bench was used to test the MANR core. Testing included the following:

- Register accessing
- Processing of multiple frames of data
- Various frame sizes
- Various MANR strengths
- Various AXI4-Stream data bus widths.

### **Hardware Testing**

The MANR core has been tested in a variety of hardware platforms at Xilinx for various parameterizations, including the following:

- A test design was developed for the core that incorporated a MicroBlaze™ processor, AXI4 interface and various other peripherals, as described in Chapter 9, Detailed Example Design.
- The software for the test system included input frames embedded in the source-code. The checksums of the processed images were also pre-calculated and included in the software. The frames, resident in external memory, are read by the AXI\_VDMA, processed by the MANR and the result is passed back to memory. Software then accesses the processed frame in memory and calculates its checksum. This matches the pre-calculated checksum.

- Various configurations were implemented in this way. The C model was used to create the expected checksums and generate the stimulus C code frame data that is compiled into the software.
- Pass/fail status is reported by the software.

In addition, the MANR core has been more regularly tested using an automated validation flow. Primarily, this instantiates the core to read registers back, validating the core Version register and proving that it has been implemented in the design. This has been run regularly to validate new core versions during development.

Motion Adaptive Noise Reduction v6.1 PG006 December 18, 2013



### Appendix B

## Migrating and Upgrading

This appendix contains information about migrating from an ISE design to the Vivado Design Suite, and for upgrading to a more recent version of the IP core. For customers upgrading their IP core, important details (where applicable) about any port changes and other impact to user logic are included.

### Migrating to the Vivado Design Suite

For information about migration to Vivado Design Suite, see *ISE to Vivado Design Suite Migration Guide* (UG911) [Ref 6].

### **Upgrading in Vivado Design Suite**

This section provides information about any changes to the user logic or port designations that take place when you upgrade to a more current version of this IP core in the Vivado Design Suite.

#### **Parameter Changes**

There are no parameter changes.

#### **Port Changes**

There are no port changes.

#### **Other Changes**

This appendix describes updating from older versions of the IP to the current IP release.

From v5.01.a to v6.0 of the MANR core, the following changes took place:

- Two-dimensional spatial filtering added to improve noise / motion detection.
- MTF storage was extended to 16 banks.



- Default MTF count doubled to 8 default curves
- Debug frame, line, and pixel counters were added.
- Improved AXI4-Stream stability with the AXI-VDMA, built-in synchronization of slave (input) AXI4-Stream channels at SOF and EOL.
- Improved error detection and recovery for SOF / EOL framing errors.
- FRAME\_SIZE register address made consistent with the rest of the Xilinx Image and Video Processing Cores.





## Debugging

This appendix includes details about resources available on the Xilinx® Support website and debugging tools.

## Finding Help on Xilinx.com

To help in the design and debug process when using the MANR core, the <u>Xilinx Support</u> web page (www.xilinx.com/support) contains key resources such as product documentation, release notes, answer records, information about known issues, and links for opening a Technical Support WebCase.

#### Documentation

This product guide is the main document associated with the MANR core. For the Video over AXI4-Stream specification, see *AXI4-Stream Video IP and System Design Guide (UG934)* [Ref 5]. These guides, along with documentation related to all products that aid in the design process, can be found on the Xilinx Support web page (<u>www.xilinx.com/support</u>) or by using the Xilinx Documentation Navigator.

Download the Xilinx Documentation Navigator from the Design Tools tab on the Downloads page (<u>www.xilinx.com/download</u>). For more information about this tool and the features available, open the online help after installation.

#### **Solution Centers**

See the <u>Xilinx Solution Centers</u> for support on devices, software tools, and intellectual property at all stages of the design cycle. Topics include design assistance, advisories, and troubleshooting tips.

#### **Answer Records**

Answer Records include information about commonly encountered problems, helpful information on how to resolve these problems, and any known issues with a Xilinx product. Answer Records are created and maintained daily ensuring that users have access to the most accurate information available.

Answer Records for this core are listed below, and can also be located by using the Search Support box on the main <u>Xilinx support web page</u>. To maximize your search results, use proper keywords such as

- Product name
- Tool message(s)
- Summary of the issue encountered

A filter search is available after results are returned to further target the results.

#### Answer Records for the MANR Core



### **Contacting Technical Support**

Xilinx provides technical support at <u>www.xilinx.com/support</u> for this LogiCORE<sup>™</sup> IP product when used as described in the product documentation. Xilinx cannot guarantee timing, functionality, or support of product if implemented in devices that are not defined in the documentation, if customized beyond that allowed in the product documentation, or if changes are made to any section of the design labeled DO NOT MODIFY.

Xilinx provides premier technical support for customers encountering issues that require additional assistance.

To contact Xilinx Technical Support:

- 1. Navigate to <u>www.xilinx.com/support</u>.
- 2. Open a WebCase by selecting the <u>WebCase</u> link located under Support Quick Links.

When opening a WebCase, include:

- Target FPGA including package and speed grade.
- All applicable Xilinx Design Tools and simulator software versions.
- A block diagram of the video system that explains the video source, destination and IP (custom and Xilinx) used.
- Additional files based on the specific issue might also be required. See the relevant sections in this debug guide for guidelines about which file(s) to include with the WebCase.

*Note:* Access to WebCase is not available in all cases. Please login to the WebCase tool to see your specific support options.



### **Debug Tools**

There are many tools available to address MANR core design issues. It is important to know which tools are useful for debugging various situations.

#### Vivado Lab Tools

Vivado<sup>®</sup> lab tools insert logic analyzer and virtual I/O cores directly into your design. Vivado lab tools allows you to set trigger conditions to capture application and integrated block port signals in hardware. Captured signals can then be analyzed. This feature represents the functionality in the Vivado IDE that is used for logic debugging and validation of a design running in Xilinx devices in hardware.

The Vivado lab tools logic analyzer is used to interact with the logic debug LogiCORE IP cores, including:

- ILA 2.0 (and later versions)
- VIO 2.0 (and later versions)

See Vivado Design Suite User Guide: Programming and Debugging (UG908).

#### **Reference Boards**

Various Xilinx development boards support MANR. These boards can be used to prototype designs and establish that the core can communicate with the system.

- 7 series evaluation boards
  - KC705
  - KC724

#### **C Model Reference**

See *Chapter 4, C Model Reference* in this guide for tips and instructions for using the provided C model files to debug your design.

### **Hardware Debug**

Hardware issues can range from link bring-up to problems seen after hours of testing. This section provides debug steps for common issues. The Vivado lab tools are a valuable resource to use in hardware debug. The signal names mentioned in the following individual sections can be probed using the Vivado lab tools for debugging the specific problems.

### General Checks

Ensure that all the timing constraints for the core were properly incorporated from the example design and that all constraints were met during implementation.

- Does it work in post-place and route timing simulation? If problems are seen in hardware but not in timing simulation, this could indicate a PCB issue. Ensure that all clock sources are active and clean.
- If using MMCMs in the design, ensure that all MMCMs have obtained lock by monitoring the LOCKED port.
- If your outputs go to 0, check your licensing.

#### **Core Bypass Option**

The bypass option facilitates establishing a straight through connection between input (AXI4-Stream slave) and output (AXI4-Stream master) interfaces bypassing any processing functionality.

Flag BYPASS (bit 2 of the CONTROL register) can turn bypass on (1) or off. Within the IP this switch turns off noise reduction in the AXI4-Stream path.

In bypass mode the core processing function is bypassed, and the core repeats AXI4-Stream input samples on its output.

Starting a system with all processing cores set to bypass, then by turning bypass off from the system input towards the system output allows verification of subsequent cores with known good stimuli.

#### **Throughput Monitors**

Throughput monitors enable monitoring processing performance within the core. This information can be used to help debug frame-buffer bandwidth limitation issues, and if possible, allow video application software to balance memory pathways.

Often times video systems, with multiport access to a shared external memory, have different processing islands. For example, a pre-processing sub-system working in the input video clock domain may clean up, transform, and write a video stream, or multiple video

streams to memory. The processing sub-system may read the frames out, process, scale, encode, then write frames back to the frame buffer, in a separate processing clock domain.

Finally, the output sub-system may format the data and read out frames locked to an external clock.

Typically, access to external memory using a multiport memory controller involves arbitration between competing streams. However, to maximize the throughput of the system, different memory ports may need different specific priorities. To fine tune the arbitration and dynamically balance frame rates, it is beneficial to have access to throughput information measured in different video datapaths.

The SYSDEBUGO (0x0014) (or Frame Throughput Monitor) indicates the number of frames processed since power-up or the last time the core was reset. The SYSDEBUG1 (0x0018), or Line Throughput Monitor, register indicates the number of lines processed since power-up or the last time the core was reset. The SYSDEBUG2 (0x001C), or Pixel Throughput Monitor, register indicates the number of pixels processed since power-up or the last time the core was reset.

Priorities of memory access points can be modified by the application software dynamically to equalize frame, or partial frame rates.

#### **Evaluation Core Timeout**

The MANR hardware evaluation core times out after approximately eight hours of operation. The output is driven to zero. This results in a black screen for RGB color systems and in a dark-green screen for YUV color systems.

### **Interface Debug**

#### **AXI4-Lite Interfaces**

Table C-1 describes how to troubleshoot the AXI4-Lite interface.

| Symptom                                                                                                                                                           | Solution                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Readback from the Version<br>Register through the AXI4-Lite<br>interface times out, or a core<br>instance without an AXI4-Lite<br>interface seems non-responsive. | Are the S_AXI_ACLK and ACLK pins connected?<br>The VERSION_REGISTER readout issue may be indicative of the<br>core not receiving the AXI4-Lite interface.                                                                                  |
| Readback from the Version<br>Register through the AXI4-Lite<br>Interface times out, or a core<br>instance without an AXI4-Lite<br>interface seems non-responsive. | Is the core enabled? Is s_axi_aclken connected to vcc?<br>Verify that signal ACLKEN is connected to either net_vcc or to a<br>designated clock enable signal.                                                                              |
| Readback from the Version<br>Register through the AXI4-Lite<br>interface times out, or a core<br>instance without an AXI4-Lite<br>interface seems non-responsive. | Is the core in reset?<br>S_AXI_ARESETn and ARESETn should be connected to vcc for<br>the core not to be in reset. Verify that the S_AXI_ARESETn and<br>ARESETn signals are connected to either net_vcc or to a<br>designated reset signal. |
| Readback value for the<br>VERSION_REGISTER is different<br>from expected default values                                                                           | The core and/or the driver in a legacy project has not been<br>updated. Ensure that old core versions, implementation files, and<br>implementation caches have been cleared.                                                               |

#### Table C-1: Troubleshooting the AXI4-Lite Interface

Assuming the AXI4-Lite interface works, the second step is to bring up the AXI4-Stream interfaces.

#### **AXI4-Stream Interfaces**

Table C-2 describes how to troubleshoot the AXI4-Stream interface.

| Symptom                                           | Solution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 0 of the ERROR<br>register reads back<br>set. | Bit 0 of the ERROR register, EOL_EARLY, indicates the number of pixels received<br>between the latest and the preceding End-Of-Line (EOL) signal was less than<br>the value programmed into the ACTIVE_SIZE register. If the value was<br>provided by the Video Timing Controller core, read out ACTIVE_SIZE register<br>value from the VTC core again, and make sure that the TIMING_LOCKED flag is<br>set in the VTC core. Otherwise, using Vivado Lab Tools, measure the number of<br>active AXI4-Stream transactions between EOL pulses. |
| Bit 1 of the ERROR<br>register reads back<br>set. | Bit 1 of the ERROR register, EOL_LATE, indicates the number of pixels received<br>between the last End-Of-Line (EOL) signal surpassed the value programmed<br>into the ACTIVE_SIZE register. If the value was provided by the Video Timing<br>Controller core, read out ACTIVE_SIZE register value from the VTC core<br>again, and make sure that the TIMING_LOCKED flag is set in the VTC core.<br>Otherwise, using Vivado Lab Tools, measure the number of active AXI4-Stream<br>transactions between EOL pulses.                          |

| Symptom                                                                                                                | Solution                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 2 or Bit 3 of the<br>ERROR register reads<br>back set.                                                             | Bit 2 of the ERROR register, SOF_EARLY, and bit 3 of the ERROR register<br>SOF_LATE indicate the number of pixels received between the latest and the<br>preceding Start-Of-Frame (SOF) differ from the value programmed into the<br>ACTIVE_SIZE register. If the value was provided by the Video Timing<br>Controller core, read out ACTIVE_SIZE register value from the VTC core<br>again, and make sure that the TIMING_LOCKED flag is set in the VTC core.<br>Otherwise, using Vivado Lab Tools, measure the number EOL pulses between<br>subsequent SOF pulses. |
| s_axis_video_tready<br>stuck low, the<br>upstream core cannot<br>send data.                                            | During initialization, line-, and frame-flushing, the core keeps its<br>s_axis_video_tready input low. Afterwards, the core should assert<br>s_axis_video_tready automatically.<br>Is m_axis_video_tready low? If so, the core cannot send data downstream,<br>and the internal FIFOs are full.                                                                                                                                                                                                                                                                      |
| m_axis_video_tvalid<br>stuck low, the<br>downstream core is<br>not receiving data                                      | <ul> <li>No data is generated during the first two lines of processing.</li> <li>If the programmed active number of pixels per line is radically smaller than the actual line length, the core drops most of the pixels waiting for the (s_axis_video_tlast) End-of-line signal. Check the ERROR register.</li> </ul>                                                                                                                                                                                                                                                |
| Generated SOF signal<br>(m_axis_video_tuser0)<br>signal misplaced.                                                     | Check the ERROR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Generated EOL signal<br>(m_axis_video_tl<br>ast) signal<br>misplaced.                                                  | Check the ERROR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Data samples lost<br>between Upstream<br>core and this core.<br>Inconsistent EOL and/<br>or SOF periods<br>received.   | <ul> <li>Are the Master and Slave AXI4-Stream interfaces in the same clock domain?</li> <li>Is proper clock-domain crossing logic instantiated between the upstream core and this core (Asynchronous FIFO)?</li> <li>Did the design meet timing?</li> <li>Is the frequency of the clock source driving the ACLK pin lower than the reported Fmax reached?</li> </ul>                                                                                                                                                                                                 |
| Data samples lost<br>between Downstream<br>core and this core.<br>Inconsistent EOL and/<br>or SOF periods<br>received. | <ul> <li>Are the Master and Slave AXI4-Stream interfaces in the same clock domain?</li> <li>Is proper clock-domain crossing logic instantiated between the upstream core and this core (Asynchronous FIFO)?</li> <li>Did the design meet timing?</li> <li>Is the frequency of the clock source driving the ACLK pin lower than the reported Fmax reached?</li> </ul>                                                                                                                                                                                                 |

Table C-2: Troubleshooting AXI4-Stream Interface (Cont'd)

If the AXI4-Stream communication is healthy, but the data seems corrupted, the next step is to find the correct configuration for this core.

#### **Other Interfaces**

Table C-3 describes how to troubleshoot third-party interfaces.

Table C-3: Troubleshooting Third-Party Interfaces

| Symptom                                                                                     | Solution                                                                                                                                                                                                                                                                           |  |  |
|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Severe color<br>distortion or<br>color-swap when<br>interfacing to<br>third-party video IP. | Verify that the color component logical addressing on the AXI4-Stream TDATA signal is in according to <i>Data Interface</i> in Chapter 2. If misaligned:<br>In HDL, break up the TDATA vector to constituent components and manually connect the slave and master interface sides. |  |  |
| Severe color<br>distortion or<br>color-swap when<br>processing video                        | Unless the particular software driver was developed with the AXI4-Stream TDATA signal color component assignments described in <i>Data Interface</i> in Chapter 2 in mind, there are no guarantees that the software correctly identifies bits corresponding to color components.  |  |  |
| written to external<br>memory using the<br>AXI-VDMA core.                                   | Verify that the color component logical addressing TDATA is in alignment with<br>the data format expected by the software drivers reading/writing external<br>memory. If misaligned:<br>In HDL, break up the TDATA vector to constituent components, and manually                  |  |  |
|                                                                                             | In HDL, break up the TDATA vector to constituent components, and manually connect the slave and master interface sides.                                                                                                                                                            |  |  |

at the format A if misalign. L, break up the 'L. .ect the slave and ma ...



### Appendix D

## **Application Software Development**

This appendix details the use of the software drivers that are included with SDK.

## **Device Drivers**

#### **Driver Files**

The MANR core is delivered with a software driver written in the C programming language that you can use to control the core using a system processor. A high-level API provides application developers easy access to the features of the MANR core. A low-level API is also provided for developers to access the core directly through the system registers.

#### **API Functions**

This section describes the functions included for the driver generated for the MANR core. To use the API functions provided, the following header files must be included in your C code:

```
#include "xparameters.h"
#include "xmanr.h"
```

The system hardware settings, including the base address of the MANR core, are defined in the xparameters.h file. The xmanr.h file provides the API access to all of the features of the MANR device driver.

#### Functions in xmanr.c

 int XMANR\_CfgInitialize (XMANR \*InstancePtr, XMANR\_Config \*CfgPtr, u32 EffectiveAddr)

This function initializes a MANR core.

 void XMANR\_SetFrameSize (XMANR \*InstancePtr, u32 Height, u32 Width, u32 Stride)

This function sets up the frame size information used by a MANR device. Note that 'stride' parameter is now obsolete and set to 0.

void XMANR\_GetFrameSize (XMANR \*InstancePtr, u32 \*HeightPtr, u32
 \*WidthPtr, u32 \*StridePtr)

This function sets up the frame size information used by a MANR device. Note that 'StridePtr' is now obsolete.

void XMANR\_LoadMtfBank(XMANR \*InstancePtr, u8 BankIndex, u32
\*MTFData)

This function loads the Motion Transfer LUT configuration to be used by a MANR device.

 void XMANR\_GetVersion(XMANR \*InstancePtr, u16 \*Major, u16 \*Minor, u16 \*Revision)

This function returns the version of a MANR device.

#### Functions in xmanr\_sinit.c

• XMANR\_Config \* XMANR\_LookupConfig (u16 DeviceId)

XMANR\_LookupConfig returns a reference to a XMANR\_Config structure based on the unique device ID, DeviceId.

#### Functions in xmanr\_intr.c

• void XMANR\_IntrHandler (void \*InstancePtr)

This function is the interrupt handler for the MANR driver.

 int XMANR\_SetCallBack (XMANR \*InstancePtr, u32 HandlerType, void \*CallBackFunc, void \*CallBackRef)

This routine installs an asynchronous callback function for the given HandlerType.



### Appendix E

## **Additional Resources**

For support resources such as Answers, Documentation, Downloads, and Forums, see the Xilinx Support website at:

http://www.xilinx.com/support.

For a glossary of technical terms used in Xilinx documentation, see:

http://www.xilinx.com/support/documentation/sw\_manuals/glossary.pdf.

For a comprehensive listing of Video and Imaging application notes, white papers, reference designs and related IP cores, see the Video and Imaging Resources page:

www.xilinx.com/esp/videg/refdes\_listing.htm

### References

These documents provide supplemental material useful with this user guide:

- 1. AMBA® AXI4-Stream Protocol Specification
- 2. LogiCORE IP FIFO Generator Product Guide (PG057)
- 3. Xilinx AXI Reference Guide (UG761)
- 4. LogiCORE IP AXI Interconnect Product Guide (PG059)
- 5. AXI4-Stream Video IP and System Design Guide (UG934)
- 6. ISE to Vivado Design Suite Migration Guide (UG911)
- 7. Vivado Design Suite User Guide: Designing with IP (UG896)
- 8. Vivado Design Suite User Guide: Programming and Debugging (UG908)
- 9. Vivado Design Suite User Guide: Getting Started (UG910)
- 10. Vivado Design Suite User Guide: Designing IP Subsystems using IP Integrator (UG994)
- 11. Vivado Design Suite User Guide: Logic Simulation (UG900)

4

### **Revision History**

The following table shows the revision history for this document.

|  | Date       | Version | Revision                                                                                                                                                                                                                                       |
|--|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | 10/19/2011 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                        |
|  | 04/24/2012 | 2.0     | Updated core to v4.00a and ISE Design Suite to v14.1.                                                                                                                                                                                          |
|  | 07/25/2012 | 3.0     | Updated core to v5.00.a. Added support for Vivado Design Suite implementations.                                                                                                                                                                |
|  | 12/18/2012 | 3.1     | <ul> <li>Updated for core v5.01.a, ISE Design Suite v14.4 and Vivado Design Suite v2012.4.</li> <li>Updated resource and performance data.</li> <li>Updated register interface documentation.</li> <li>Added Appendix C, Debugging.</li> </ul> |
|  | 03/20/2013 | 4.0     | <ul> <li>Updated for core v6.0</li> <li>Removed ISE</li> <li>The following sections: Throughput and Register Space.</li> </ul>                                                                                                                 |
|  | 10/02/2013 | 6.0     | Synch document version with core version. Updated Constraints, C-Model contents, and Hardware Debug.                                                                                                                                           |
|  | 12/18/2013 | 6.1     | Added UltraScale Architecture support.                                                                                                                                                                                                         |

### **Notice of Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of the Limited Warranties which can be viewed at <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in Critical Applications. <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; Proves in Critical Applications. <a href="http://www.xilinx.com/warranty.htm">http://www.xilinx.com/warranty.htm</a>; Proves in Critical App

© Copyright 2011 - 2012 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.