AR# 33994

|

Virtex-6 FPGA GTX Transceiver Wizard: Selecting "No TX" limits use of REFCLK0_Q0 for RX PLL

描述

When the "No TX" check box is used and the RX line rate and clocking parameters are changed from the default, selecting REFCLK0_Q0 results in an error when the core is generated.

The error message will read as follows:

"Validation Failed

TX/RX line rates differ, must use different clock sources
TX/RX line rates differ, must use different clock sources"

解决方案

This error is a result of the TX clocking settings still being set and checked against when "No TX" is selected. 

To work around this issue, select a line rate and reference clock rate that match the desired RX settings before checking the "No TX" box.

Once this is done, the Wizard will see that the reference clock is correct for both the RX and TX, and allow for the use of REFCLK0_Q0. 

This is a known issue for versions 1.4 and earlier and will be corrected in future versions of the core.

链接问答记录

相关答复记录

Answer Number 问答标题 问题版本 已解决问题的版本
33475 Virtex-6 FPGA GTX Transceiver - Known Issues and Answer Record List N/A N/A
AR# 33994
日期 06/23/2017
状态 Active
Type 综合文章
器件 More Less
Tools
People Also Viewed