This section of the MIG Design Assistant focuses on the JEDEC Specification as it applies to the MIG Spartan-6 MCB designs. Below you will find information related to your specific question.
Note: This Answer Record is a part of the Xilinx MIG Solution Center(Xilinx Answer 34243). The Xilinx MIG Solution Center is available to address all questions related to MIG. Whether you are starting a new design with MIG or troubleshooting a problem, use the MIG Solution Center to guide you to the right information.
The MIG Spartan-6 MCB controller completes a JEDEC standard compliant initialization sequence. The simulation testbench skips the initial 200 s delay to speed up simulation times. In hardware, this requirement is observed. The controller adheres to all timing parameters as defined by the JEDEC standards.
The following links provide additional detail regarding the MIG controller and various requirements regarding the JEDEC standards:
Answer Number | 问答标题 | 问题版本 | 已解决问题的版本 |
---|---|---|---|
43594 | MIG Spartan-6 MCB - JEDEC Specification - Additive Latency | N/A | N/A |
40737 | MIG Spartan-6 MCB - Self-Refresh as defined by JEDEC Specification | N/A | N/A |
40686 | MIG Spartan-6 MCB - JEDEC Specification: DDR3 SDRAM Reset Pin | N/A | N/A |
40155 | MIG Design Assistant - Spartan-6 MCB Supported Features | N/A | N/A |
38603 | MIG Spartan-6 MCB - Does the MCB support ZQ short calibration (ZQCS) for DDR3? | N/A | N/A |
34154 | MIG Spartan-6 MCB - What is the REFRESH period and how can it be changed? | N/A | N/A |
AR# 40685 | |
---|---|
日期 | 12/15/2012 |
状态 | Active |
Type | 综合文章 |
器件 | |
IP |