AR# 35248

|

MIG v3.4 Virtex-5 FPGA - All VHDL Example Design outputs using Synplify flow will fail in hardware

描述

Virtex-5 FPGA VHDL Example Designs output by MIG v3.4 do not function in hardware when synthesized using Synplicity. This is as a result of an issue in which the Synplicity tool does not initialize the BRAM that stores the Example Design address and command properly. Because the BRAM is not initialized, there is no data driven by the testbench. This affects all Virtex-5 FPGA MIG Example Designs output for the VHDL/Synplicity flow.

解决方案

To work around this issue:
  • Generate the Example Design in Verilog and run the design through the Synplicity flow, or
  • Generate the VHDL design for the XST flow and rerun using XST

链接问答记录

主要问答记录

Answer Number 问答标题 问题版本 已解决问题的版本
34587 MIG v3.4 - Release Notes and Known Issues for ISE Design Suite 12.1 N/A N/A

相关答复记录

Answer Number 问答标题 问题版本 已解决问题的版本
34587 MIG v3.4 - Release Notes and Known Issues for ISE Design Suite 12.1 N/A N/A
AR# 35248
日期 05/20/2012
状态 Active
Type 已知问题
器件 More Less
IP
People Also Viewed