AR# 53251

|

7 Series Integrated Block for PCI Express - v1.8 (ISE 14.4) - Setup timing violations on paths between ../pcie_block_i (CPU) and [../bram36_dp_bl.bram36_tdp_bl (RAM)]/ ] / [../sdp_bl.ramb36_dp_bl.ram36_bl (RAM)]

描述

Version Found: v1.8
Version Resolved and other Known Issues: See (Xilinx Answer 40469)

When implementing a design with the 7 Series Integrated Block for PCI Express - v1.8 core, the tool reports setup timing violations for the following paths:

Slack (hold path):      -0.084ns (requirement - (clock path skew + uncertainty - data path))
  Source:               cgator_wrapper_i/rport/pcie_top_i/pcie_7x_i/pcie_block_i (CPU)
  Destination:          cgator_wrapper_i/rport/pcie_top_i/pcie_7x_i/pcie_bram_top/pcie_brams_tx/brams[0].ram/use_sdp.ramb36sdp/bram36_dp_bl.bram36_tdp_bl (RAM)

 

Slack (hold path):      -0.075ns (requirement - (clock path skew + uncertainty - data path))
  Source:               cgator_wrapper_i/rport/pcie_top_i/pcie_7x_i/pcie_block_i (CPU)
  Destination:          cgator_wrapper_i/rport/pcie_top_i/pcie_7x_i/pcie_bram_top/pcie_brams_tx/brams[0].ram/use_sdp.ramb36sdp/sdp_bl.ramb36_dp_bl.ram36_bl (RAM)


解决方案

This is a known issue to be fixed in a future release of the core.

Note: "Version Found" refers to the version where the problem was first discovered.

The problem might also exist in earlier versions, but no specific testing has been performed to verify earlier versions.

链接问答记录

主要问答记录

AR# 53251
日期 10/16/2014
状态 Active
Type 已知问题
IP
People Also Viewed