To begin debugging a suspected hardware issue on the ML605, please see (Xilinx Answer 40398) ML605 Evaluation Kit - Board Debug Checklist.
To see the Design Advisories associated with the ML605, please see (Xilinx Answer 43767) Design Advisory Master Answer Record for Virtex-6 FPGA ML605 Evaluation Kit.
The ML605 Board Debug Checklist and ML605 Design Advisory Master Answer Record form part of (Xilinx Answer 43745) Xilinx Boards and Kits Solution Center - available to address all questions related to Xilinx Boards and Kits.
Board and Kits Related Issues
Documentation Related Issues
(Xilinx Answer 34405) - ML605 Hardware User Guide (UG534) - GTXE1 Package placement is incorrectly shown on page 33PCI Express Related Issues
Note: All boards with Engineering Sample silicon must use the v1.3 rev 2 integrated block wrapper and ISE 12.1 or later versions of the tools.
To obtain the v1.3 rev 2 patch, see (Xilinx Answer 36552) Virtex-6 FPGA Integrated Block Wrapper v1.2 for PCI Express - Non-default User Interface Frequency not supported when the ML605 Development Board option is selected.
(Xilinx Answer 34033) - Virtex-6 FPGA Integrated Block Wrapper for PCI Express - The v1.4 core might fail to train reliably in Engineering Sample silicon
(Xilinx Answer 34009) - Virtex-6 FPGA ML605 Board - PCI Express Link Will Not Train; Implementations for PCI Express Must Use the v1.3 Integrated Block Wrapper for PCI Express
(Xilinx Answer 33127) - Virtex-6 FPGA Integrated Block Wrapper v1.4 for PCI Express - UCF constraint for sys_clk incorrect for ML605
(Xilinx Answer 40279) - ML605 - PCIe reset pull-up spec
Design Tools Related Issues
(Xilinx Answer 34181) - Hardware co-sim for the ML605 board fails due to MAP erroring out with a new error message regarding the MMCM we instantiate.
(Xilinx Answer 33604) - 11.3 ChipScope Pro IBERT - "ERROR: sim - Error: Par failed. Timing for this design was not met. Reduce the number of GTs enabled."
(Xilinx Answer 34683) - 11.x ChipScope, Virtex-6 FPGA - IBERT parameter sweep tests show errors in the middle of the eye
(Xilinx Answer 33849) - Virtex-6 FPGA MMCM - New Requirements for all MMCMs, VCO minimum frequency, and CLKFBOUT_MULT_F values
(Xilinx Answer 35426) - Virtex-6 FPGA Integrated Block for PCI Express - The v1.3, v1.3 rev 1, v1.4, and v1.4 rev 2 wrapper might not link train on startup when using ISE Design Suite 11.5 or later
(Xilinx Answer 52472) - 14.x - 6 Series Boards and Kits - Are TRDs and Example Designs available for 14.x?
11.5 Design Tools Information
11.5 includes important updates and supports production devices for the Virtex-6 and Spartan-6 device families.12.1 Design Tools Information
At this time, ML605 Evaluation Kits are not shipped with 12.1 version of ISE Design Suite.Answer Number | 问答标题 | 问题版本 | 已解决问题的版本 |
---|---|---|---|
43750 | Xilinx 电路板和套件解决方案中心 — 热门问题 | N/A | N/A |
AR# 34836 | |
---|---|
日期 | 03/06/2015 |
状态 | Active |
Type | 版本说明 |
Boards & Kits |