For installation instructions, general CORE Generator tools known issues, and design tools requirements, see the IP Release Notes Guide.
New Features
Supported Devices
Note: For the previous version "New Features" and "Supported Devices", see the readme.txt or version information file available with the generated core.
Known Issues
This table correlates the core version to the first ISE design tools release version in which it was included.
(Xilinx Answer 60418) | The core may truncate some DLLPs/TLPs during the process of going into Recovery | v2.5 | Not Resolved Yet |
(Xilinx Answer 51871) |
Missing MRds following PCIe hot reset | v2.5 | Not Resolved Yet |
(Xilinx Answer 57345) | Bus/Device/Function Number Change Upon Configuration Type 1 Accesses | v2.5 | Not Resolved Yet |
(Xilinx Answer 53459) | Incorrect VSEC_BASE_PTR value when Extended Capabilities DSN and VSEC are enabled | v2.5 | Not Resolved Yet |
(Xilinx Answer 47280) | Timing fails due to missing Block RAM Placement (LOC) Constraints in the Example Design UCF | v2.5 | Not Resolved Yet |
A timing constraint for x8 gen2 (ML605) is incorrect | |||
x8 Gen 2 Timing Closure | |||
The receive interface signal m_axis_rx_tvalid might deassert in the middle of a packet when using the 128-bit x8 Gen 2 interface | |||
List of other issues resolved in v2.5 | |||
When simulating a VHDL x8 Root Port, the example design does not link up until around 122 micro-seconds. | |||
PIO_RX_ENGINE.vhd does not accept 64-bit addressable memory writes | |||
m_axis_rx_tstrb[7:0] only outputs 0x0F | |||
x8 Gen 2 128-bit transmit interface might drop single cycle packets | |||
MSI-X Table Size Field in Customization GUI should be entered as decimal number | |||
List of other issues resolved in v2.4 | |||
DRC Error During Simulation using Provided Root Port Model | |||
Link Training Issues due to Delay Aligner | |||
Clock net TxOutClk_bufg is not constrained | |||
Asynchronous Links Should Change PMA_RX_CFG | |||
List of other issues resolved in v2.3 | |||
Need to set BANDWIDTH attribute on MMCM to Low | |||
Disabling Legacy Interrupts in the GUI does not change Interrupt Pin register | |||
List of other issues resolved in v2.2 | |||
Link Training on ML605 Boards with ES silicon | |||
List of other issues resolved in v2.1 | |||
VHDL Wrapper Not Available for v2.1 Release |
Revision History
29/04/2014 - Added (Xilinx Answer 60418)
09/06/2013 - Added (Xilinx Answer 57345) and (Xilinx Answer 51871)
12/17/2012 - Added (Xilinx Answer 53459)
09/03/2012 - Added (Xilinx Answer 47280)
07/06/2012 - Added (Xilinx Answer 46793)
02/02/2012 - Added (Xilinx Answer 45771)
01/18/2012 - Initial Release
AR# 45723 | |
---|---|
日期 | 04/29/2014 |
状态 | Active |
Type | 版本说明 |
IP |